# M14D5121632A (2A) Operation Temperature Condition (Tc) -40° C~95° C ## **DDR II SDRAM** # 8M x 16 Bit x 4 Banks DDR II SDRAM #### **Features** - JEDEC Standard - $V_{DD} = 1.8V \pm 0.1V, V_{DDQ} = 1.8V \pm 0.1V$ - Internal pipelined double-data-rate architecture; two data access per clock cycle - Bi-directional differential data strobe (DQS, DQS); DQS can be disabled for single-ended data strobe operation. - On-chip DLL - Differential clock inputs (CLK and CLK) - DLL aligns DQ and DQS transition with CLK transition - Quad bank operation - CAS Latency: 3, 4, 5, 6, 7, 8, 9 - Additive Latency: 0, 1, 2, 3, 4, 5, 6, 7 - Burst Type : Sequential and Interleave - Burst Length: 4, 8 - All inputs except data & DM are sampled at the rising edge of the system clock(CLK) - Data I/O transitions on both edges of data strobe (DQS) - DQS is edge-aligned with data for READ; center-aligned with data for WRITE - Data mask (DM) for write masking only - Off-Chip-Driver (OCD) impedance adjustment - On-Die-Termination for better signal quality - Special function support - 50/ 75/ 150 ohm ODT - High Temperature Self refresh rate enable - Duty Cycle Corrector - Partial Array Self Refresh (PASR) - Auto & Self refresh - Refresh cycle : - 8192 cycles/64ms (7.8 $\mu$ s refresh interval) at -40 $^{\circ}$ C $\leq$ T<sub>C</sub> $\leq$ +85 $^{\circ}$ C - 8192 cycles/32ms (3.9 $\mu$ s refresh interval) at +85 $^{\circ}$ C $^{\prime}$ C $^{\prime}$ C $^{\prime}$ - SSTL\_18 interface - If t<sub>CK</sub> < 1.875ns, the device can not support Write with Auto Precharge function. ## **Ordering Information:** | Product ID | Max Freq. | VDD | Data Rate<br>(CL-tRCD-tRP) | Package | Comments | |-------------------------|-----------|------|----------------------------|----------------------|----------| | M14D5121632A -1.5BIG2A | 667MHz | 1.8V | DDR2-1333 (7-10-10) | 84 ball BGA | | | M14D5121632A -1.8BIG2A | 533MHz | 1.8V | DDR2-1066 (7-7-7) | A(max) = 1.2mm | | | M14D5121632A -2.5BIG2A | 400MHz | 1.8V | DDR2-800 (5-5-5) | A(IIIax) = 1.2IIIIII | Pb-free | | M14D5121632A -1.8BBIG2A | 533MHz | 1.8V | DDR2-1066 (7-7-7) | 84 ball BGA | | | M14D5121632A -2.5BBIG2A | 400MHz | 1.8V | DDR2-800 (5-5-5) | A(max) = 1.0mm | | ## **Functional Block Diagram** Publication Date : Jul. 2022 Revision : 1.1 2/64 # **Ball Configuration (Top View)** (BGA84, 8mmX12.5mmX1.2mm Body, 0.8mm Ball Pitch) (BGA84, 8mmX12.5mmX1.0mm Body, 0.8mm Ball Pitch) | 1 | 2 3 | 7 8 9 | |----------|--------------|--------------------------------------------| | A (VDD) | (NC) (Vss) | (VSSQ) (UDQS) (VDDQ) | | B DQ14 | (VSSQ) (UDM) | (UDQS) (VSSQ) (DQ15) | | C (VDDQ) | DQ9 VDDQ | VDDQ DQ8 VDDQ | | D DQ12 | VSSQ (DQ11) | (DQ10) (VSSQ) (DQ13) | | E (VDD) | NC Vss | (VSSQ) (LDQS) (VDDQ) | | F DQ6 | VSSQ (LDM) | LDQS (VSSQ) (DQ7) | | G (VDDQ) | DQ1 VDDQ | VDDQ DQ0 VDDQ | | H DQ4 | VSSQ DQ3 | DQ2 VSSQ DQ5 | | J (VDDL) | VREF VSS | (VSSDI) (CLK) (VDD) | | K | CKE WE | RAS CLK ODT | | L (NC) | (BA0) (BA1) | CAS CS | | М | (A10) (A1) | $\bigcirc$ A2 $\bigcirc$ A0 $\bigcirc$ VDD | | N (VSS) | (A3) (A5) | (A6) (A4) | | Р | (A7) (A9) | A11) (A8) (VSS) | | R (VDD) | A12 NC | NC NC | Publication Date: Jul. 2022 Revision: 1.1 3/64 #### **Pin Description** | Pin Name | Function | Pin Name | Function | |--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------| | A0~A12,<br>BA0,BA1 | Address inputs - Row address A0~A12 - Column address A0~A9 A10/AP : Auto Precharge BA0, BA1 : Bank selects (4 Banks) | DM<br>(LDM, UDM) | DM is an input mask signal for write data.<br>LDM is DM for DQ0~DQ7 and UDM is DM<br>for DQ8~DQ15. | | DQ0~DQ15 | Data-in/Data-out | CLK, CLK | Differential clock input | | RAS | Command input | CKE | Clock enable | | CAS | Command input | cs | Chip select | | WE | Command input | $V_{DDQ}$ | Supply Voltage for DQ | | V <sub>SS</sub> | Ground | V <sub>SSQ</sub> | Ground for DQ | | $V_{DD}$ | Power | $V_{REF}$ | Reference Voltage | | DQS, $\overline{DQS}$ (LDQS, $\overline{LDQS}$ UDQS, $\overline{UDQS}$ ) | Bi-directional differential Data Strobe. LDQS and LDQS are DQS for DQ0~DQ7; UDQS and LDQS are DQS for DQ8~DQ15. | $V_{DDL}$ | Supply Voltage for DLL | | ODT | On-Die-Termination. ODT ODT is only applied to DQ0~DQ15, DM, DQS and DQS. | | Ground for DLL | | NC | No connection | | | ## **Absolute Maximum Rating** | Parameter | Symbol | Value | Unit | |----------------------------------------------------------------|------------------------------------|------------|------------| | Voltage on any pin relative to V <sub>SS</sub> | V <sub>IN</sub> , V <sub>OUT</sub> | -0.5 ~ 2.3 | V | | Voltage on V <sub>DD</sub> supply relative to V <sub>SS</sub> | $V_{DD}$ | -1.0 ~ 2.3 | V | | Voltage on V <sub>DDL</sub> supply relative to V <sub>SS</sub> | $V_{DDL}$ | -0.5 ~ 2.3 | V | | Voltage on V <sub>DDQ</sub> supply relative to V <sub>SS</sub> | $V_{DDQ}$ | -0.5 ~ 2.3 | V | | Storage temperature | T <sub>STG</sub> | -55~ +150 | °C (Note*) | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Note \*: Storage Temperature is the case surface temperature on the center/top side of the DRAM. Publication Date : Jul. 2022 Revision : 1.1 4/64 #### **Operation Temperature Condition** | Parameter | Symbol | Value | Unit | |-----------------------|----------------|-----------|------| | Operation temperature | T <sub>C</sub> | -40 ~ +95 | °C | Note: 1. Operating temperature is the case surface temperature on the center/top side of the DRAM. 2. Supporting -40 to +85℃ with full AC and DC specifications. Supporting -40 to +85℃ and being able to extend to + 95 ℃ with doubling auto-refresh commands in frequency to a 32ms period (t<sub>REFI</sub> = 3.9µ s) and higher temperature Self-Refresh entry via A7 "1" on EMRS(2). #### **DC Operation Condition & Specifications** #### **DC Operation Condition** (Recommended DC operating conditions) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Note | |------------------------------|----------------------|--------------------------|----------------------|--------------------------|----------|-------| | Supply voltage | $V_{DD}$ | 1.7 | 1.8 | 1.9 | V | 4,9 | | Supply voltage for DLL | $V_{DDL}$ | 1.7 | 1.8 | 1.9 | V | 4,9 | | Supply voltage for output | $V_{DDQ}$ | 1.7 | 1.8 | 1.9 | V | 4,9 | | Input reference voltage | $V_{REF}$ | 0.49 x V <sub>DDQ</sub> | $0.5 \times V_{DDQ}$ | $0.51 \times V_{DDQ}$ | <b>V</b> | 1,2,9 | | Termination voltage (system) | V <sub>TT</sub> | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V | 3,9 | | Input logic high voltage | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.125 | - | $V_{DDQ} + 0.3$ | V | | | Input logic low voltage | V <sub>IL</sub> (DC) | -0.3 | - | V <sub>REF</sub> - 0.125 | V | | (All voltages referenced to VSS) | Parameter | Symbol | Value | Unit | Note | |-------------------------------------------------------------------------------------|-----------------|-------------------------|------|------| | Minimum required output pull-up under AC test load | V <sub>OH</sub> | V <sub>⊤T</sub> + 0.603 | V | 8 | | Maximum required output pull-down under AC test load | $V_{OL}$ | V <sub>TT</sub> - 0.603 | V | 8 | | Input leakage current | | 5 | uA | 5 | | Output leakage current | I <sub>LO</sub> | 5 | uA | 6 | | Output minimum source DC current ( V <sub>DDQ</sub> (min); V <sub>OUT</sub> =1.42V) | Гон | -13.4 | mA | 7, 8 | | Output minimum sink DC current ( $V_{DDQ}(min)$ ; $V_{OUT} = 0.28V$ ) | I <sub>OL</sub> | +13.4 | mA | 7, 8 | #### Note: - 1. The value of VREF may be selected by the user to provide optimum noise margin in the system. Typically the value of VREF is expected to be about 0.5 x VDDQ of the transmitting device and VREF is expected to track variations in VDDQ. - 2. Peak to peak AC noise on VREF may not exceed $\pm 2\%$ VREF(DC). - 3. VTT of transmitting device must track VREF of receiving device. - 4. VDDQ and VDDL track VDD. AC parameters are measured with VDD, VDDQ and VDDL tied together. - 5. Any input $0V \le VIN \le VDD$ ; all other balls not under test = 0V. - 6. 0V ≤ Vout ≤ VDDQ; DQ and ODT disabled. - 7. The DC value of VREF applied to the receiving device is expected to be set to $V_{TT}$ . - 9. There is no specific device VDD supply voltage requirement for SSTL\_18 compliance. However, under all conditions VDDQ must be less than or equal to VDD. Publication Date: Jul. 2022 Revision: 1.1 5/64 # **DC Specifications** (IDD values are for the operation range of Voltage and Temperature) | Demonstra | 0 | Took Condition | | | Version | | 11-16 | |-----------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|---------|------|-------| | Parameter | Symbol | Test Condition | | -1.5 | -1.8 | -2.5 | Unit | | Operating Current<br>(Active - Precharge) | IDD0 | One bank; $t_{\text{CK}} = t_{\text{CK}} (\text{IDD}), \underline{t_{\text{RC}}} = t_{\text{RC}} (\text{IDD}), t_{\text{RAS}} = t_{\text{RAS}} (\text{IDD}) \text{min};$ CKE is High, CS is HIGH between valid commands; Address bus inputs are SWITCHING; Data bus inputs are SWITCHING | | | 80 | 75 | mA | | Operating Current<br>(Active - Read -<br>Precharge) | IDD1 | One bank; I <sub>OUT</sub> = 0mA; BL = 4, CL = CL(IDD), AL = 0; t <sub>CK</sub> = t <sub>CK</sub> (IDD), t <sub>RC</sub> = t <sub>RC</sub> (IDD), t <sub>RAS</sub> = t <sub>RAS</sub> (IDD)min, t <sub>RCD</sub> = t <sub>RCD</sub> (IDD); CKE is HIGH, CS is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W | | | 100 | 95 | mA | | Precharge<br>Power-Down<br>Standby Current | IDD2P | All banks idle;<br>t <sub>CK</sub> = t <sub>CK</sub> (IDD); CKE is LOW;<br>Other control and address bus inputs a<br>Data bus inputs are FLOATING | re STABLE; | 15 | 12 | 12 | mA | | Precharge Quiet<br>Standby Current | IDD2Q | All banks idle; t <sub>CK</sub> = t <sub>CK</sub> (IDD); CKE is HIGH, $\overline{CS}$ is HIGH; Other control and address bus inputs are STABLE; Data bus inputs are FLOATING | | | 40 | 40 | mA | | Idle Standby Current | IDD2N | All banks idle; $t_{CK} = t_{CK}$ (IDD); CKE is HIGH, $\overline{CS}$ is HIGH; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING | | | 45 | 45 | mA | | Active Power-down | IDD3P | All banks open;<br>t <sub>CK</sub> = t <sub>CK</sub> (IDD); CKE is LOW;<br>Other control and address bus inputs | Fast PDN Exit<br>MRS(12) = 0 | 45 | 35 | 35 | mA | | Standby Current | 10031 | are STABLE; Data bus input are FLOATING | Slow PDN Exit<br>MRS(12) = 1 | 30 | 20 | 20 | IIIA | | Active Standby<br>Current | IDD3N | All banks open; $t_{CK} = t_{CK}$ (IDD), $t_{RAS} = t_{RAS}$ (IDD)max, $t_{RF}$ CKE is HIGH, $\overline{CS}$ is HIGH between v. Other control and address bus inputs a Data bus inputs are SWITCHING | alid commands; | 60 | 50 | 50 | mA | | Operation Current<br>(Read) | IDD4R | All banks open, continuous burst Reads, $I_{OUT} = 0mA$ ; $BL = 4$ , $CL = CL$ (IDD), $AL = 0$ ; $t_{CK} = t_{CK}$ (IDD), $t_{RAS} = t_{RAS}$ (IDD)max, $t_{RP} = t_{RP}$ (IDD); CKE is HIGH, $\overline{CS}$ is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is the same as IDD4W; | | 180 | 160 | 140 | mA | | Operation Current<br>(Write) | IDD4W | All banks open, continuous burst Writes $BL = 4$ , $CL = CL$ (IDD), $AL = 0$ ; $t_{CK} = t_{CK}$ (IDD), $t_{RAS} = t_{RAS}$ (IDD)max, $t_{RS}$ CKE is HIGH, $\overline{CS}$ is HIGH between v. Address bus inputs are SWITCHING; Data bus inputs are SWITCHING | $p = t_{RP} \text{ (IDD)};$ | 170 | 150 | 130 | mA | Publication Date: Jul. 2022 Revision : 1.1 6/64 | Parameter Symb | | Took Condition | | Version Test Condition | | | | Unit | |------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|-------|--|------| | raiailletei | Symbol | rest condition | -1.5 | -1.8 | -2.5 | Ollit | | | | Auto Refresh Current | IDD5 | $t_{CK}$ = $t_{CK}$ (IDD);<br>Refresh command every $t_{RFC}$ (IDD) interval;<br>CKE is HIGH, $\overline{CS}$ is HIGH between valid commands;<br>Other control and address bus inputs are SWITCHING;<br>Data bus inputs are SWITCHING | 120 | 100 | 100 | mA | | | | Self Refresh Current | IDD6 | Self Refresh Mode; CLK and CLK at 0V; CKE ≤ 0.2V; Other control and address bus inputs are FLOATING; Data bus inputs are FLOATING | | 8 | | mA | | | | Operating Current<br>(Bank interleaving) | IDD7 | All bank interleaving Reads, $I_{OUT} = 0mA$ ;<br>BL = 4, CL= CL (IDD), AL = $t_{RCD}$ (IDD) – 1 × $t_{CK}$ (IDD); $t_{CK} = t_{CK}$ (IDD), $t_{RC} = t_{RC}$ (IDD), $t_{RCD} = 1 \times t_{CK}$ (IDD);<br>CKE is HIGH, $\overline{CS}$ is HIGH between valid commands;<br>Address bus inputs are STABLE during Deslects;<br>Data pattern is the same as IDD4W; | 230 | 210 | 200 | mA | | | #### Note: - 1. IDD specifications are tested after the device is properly initialized. - 2. Input slew rate is specified by AC Input Test Condition. - 3. IDD parameters are specified with ODT disabled. - 4. Data bus consists of DQ, DM, DQS and $\overline{DQS}$ , IDD values must be met with all combinations of EMRS bits 10 and 11. - 5. Definitions for IDD: LOW is defined as $V_{IN} \leq V_{IL}$ (AC) (max.). HIGH is defined as $V_{IN} \ge V_{IH}$ (AC) (min.). STABLE is defined as inputs stable at a HIGH or LOW level. FLOATING is defined as inputs at $V_{REF} = V_{DDQ}/2$ SWITCHING is defined as: Address and control signal Inputs are changed between HIGH and LOW every other clock cycle (once per two clocks), and DQ (not including mask or strobe) signal inputs are changed between HIGH and LOW every other data transfer (once per clock). 6. When $T_C \ge \ +85\ ^{\circ}\text{C}$ , IDD6 must be derated by 80%. IDD6 will increase by this amount if $T_C \ge \ +85\ ^{\circ}\! \text{C}\ }$ and double refresh option is still enabled. 7. AC Timing for IDD test conditions For purposes of IDD testing, the following parameters are to be utilized. | | -1.5 | -1.8 | -2.5 | | |-----------------|------------------------|----------------------|---------------------|-----------------| | Parameter | DDR2-1333<br>(7-10-10) | DDR2-1066<br>(7-7-7) | DDR2-800<br>(5-5-5) | Unit | | CL (IDD) | 7 | 7 | 5 | t <sub>CK</sub> | | tRCD (IDD) | 15 | 13.125 | 12.5 | ns | | tRC (IDD) | 58.125 | 58.125 | 57.5 | ns | | tRRD (IDD) | 10 | 10 | 10 | ns | | tCK (IDD) | 1.5 | 1.875 | 2.5 | ns | | tRAS (IDD) min. | 45 | 45 | 45 | ns | | tRAS (IDD) max. | | ns | | | | tRP (IDD) | 15 | 13.25 | 12.5 | ns | | tRFC (IDD) | 130 | 105 | 105 | ns | Publication Date: Jul. 2022 Revision: 1.1 7/64 ## **AC Operation Conditions & Timing Specification** ## **AC Operation Conditions** | Donomoton | Comple of | -1.5/1.8 | | -2 | l lm!4 | Note | | |-------------------------------|----------------------|-----------------------------------|--------------------------------|-----------------------------------|--------------------------------|------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | Note | | Input High (Logic 1) Voltage | V <sub>IH</sub> (AC) | V <sub>REF</sub> + 0.2 | | V <sub>REF</sub> + 0.2 | | V | | | Input Low (Logic 0) Voltage | V <sub>IL</sub> (AC) | | V <sub>REF</sub> - 0.2 | | V <sub>REF</sub> - 0.2 | V | | | Input Differential Voltage | V <sub>ID</sub> (AC) | 0.5 | V <sub>DDQ</sub> +0.6 | 0.5 | V <sub>DDQ</sub> +0.6 | V | 1 | | Input Crossing Point Voltage | V <sub>IX</sub> (AC) | 0.5 x V <sub>DDQ</sub> -<br>0.175 | 0.5 x V <sub>DDQ</sub> + 0.175 | 0.5 x V <sub>DDQ</sub> -<br>0.175 | 0.5 x V <sub>DDQ</sub> + 0.175 | V | 2 | | Output Crossing Point Voltage | V <sub>OX</sub> (AC) | 0.5 x V <sub>DDQ</sub> -<br>0.125 | 0.5 x V <sub>DDQ</sub> + 0.125 | 0.5 x V <sub>DDQ</sub> -<br>0.125 | 0.5 x V <sub>DDQ</sub> + 0.125 | V | 2 | #### Note: - 1. $V_{ID}(AC)$ specifies the input differential voltage $|V_{TR} V_{CP}|$ required for switching, where $V_{TR}$ is the true input signal (such as CLK,DQS) and V<sub>CP</sub> is the complementary input signal (such as $\overline{\text{CLK}}$ , $\overline{\text{DQS}}$ ). The minimum value is equal to V<sub>IH</sub>(AC) – - 2. The typical value of $V_{IX}$ / $V_{OX}(AC)$ is expected to be about 0.5 x $V_{DDQ}$ of the transmitting device and $V_{IX}$ / $V_{OX}(AC)$ is expected to track variations in $V_{DDQ}$ . $V_{IX} / V_{OX}(AC)$ indicates the voltage at which differential input / output signals must cross. #### **Input / Output Capacitance** | Parameter | Symbol | Min. | Max. | Unit | Note | |-------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|------| | Input capacitance (A0~A12, BA0~BA1, CKE, $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , ODT) | C <sub>IN1</sub> | 1 | 2 | pF | 1 | | Input capacitance (CLK, CLK) | C <sub>IN2</sub> | 1 | 2 | pF | 1 | | DQS, DQS & Data input/output capacitance | C <sub>I/O</sub> | 2.5 | 4 | pF | 2 | | Input capacitance (DM) | C <sub>IN3</sub> | 2.5 | 4 | pF | 2 | Note: 1. Capacitance delta is 0.25 pF. 2. Capacitance delta is 0.5 pF. Publication Date: Jul. 2022 Revision: 1.1 # **AC Overshoot / Undershoot Specification** | Parameter | Pin | Va | lue | Unit | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------| | Farameter | Pin | -1.5 / 1.8 | -2.5 | Unit | | Maximum peak amplitude allowed for overshoot | Address, CKE, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , ODT, CLK, $\overline{\text{CLK}}$ , DQ, DQS, $\overline{\text{DQS}}$ , DM | 0.5 | 0.5 | V | | Maximum peak amplitude allowed for undershoot | Address, CKE, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , ODT, CLK, $\overline{\text{CLK}}$ , DQ, DQS, $\overline{\text{DQS}}$ , DM | 0.5 | 0.5 | V | | Maximum overshoot area above V <sub>DD</sub> | Address, CKE, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , ODT, | 0.5 | 0.66 | V-ns | | | CLK, $\overline{\text{CLK}}$ , DQ, DQS, $\overline{\text{DQS}}$ , DM | 0.19 | 0.23 | V-ns | | Maximum undershoot area below V <sub>SS</sub> | Address, CKE, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , ODT, | 0.0 | | V-ns | | Maximum undershoot area below V <sub>55</sub> | CLK, $\overline{\text{CLK}}$ , DQ, DQS, $\overline{\text{DQS}}$ , DM | 0.19 | 0.23 | V-ns | ## Overshoot/Undershoot Definition Publication Date: Jul. 2022 Revision: 1.1 Elite Semiconductor Microelectronics Technology Inc. 9/64 #### **AC Operating Test Conditions** | Parameter | Value | Unit | Note | |---------------------------------------------------------------|-----------------------------------|------|------| | Input reference voltage ( V <sub>REF</sub> ) | 0.5 x V <sub>DDQ</sub> | V | 1 | | Input signal maximum peak swing ( V <sub>SWING</sub> (max.) ) | 1.0 | V | 1 | | Input signal minimum slew rate | 1.0 | V/ns | 2,3 | | Input level | V <sub>IH</sub> / V <sub>IL</sub> | V | | | Input timing measurement reference level | $V_{REF}$ | V | | | Output timing measurement reference level (V <sub>OTR</sub> ) | 0.5 x V <sub>DDQ</sub> | V | 4 | #### Note: - Input waveform timing is referenced to the input signal crossing through the V<sub>IH</sub> / V<sub>IL</sub> (AC) level applied to the device under test. - The input signal minimum slew rate is to be maintained over the range from V<sub>REF</sub> to V<sub>IH</sub> (AC) (min.) for rising edges and the 2. range from $V_{REF}$ to $V_{IL}$ (AC)(max.) for falling edges as shown in the below figure. - AC timings are referenced with input waveforms switching from V<sub>IL</sub> (AC) to V<sub>IH</sub> (AC) on the positive transitions and V<sub>IH</sub> (AC) to V<sub>IL</sub> (AC) on the negative transitions. - The V<sub>DDQ</sub> of the device under test is reference. ## AC Input Test Signal Wave forms Measurement point $$DQ O W V \Pi$$ $$RT = 25 \Omega$$ Output Load Publication Date: Jul. 2022 Revision: 1.1 Elite Semiconductor Microelectronics Technology Inc. 10/64 # **AC Timing Parameter & Specifications** | <b>D</b> | | 0 | -1. | .5 | l lmit | Note | |----------------------------------------------|---------------|---------------------------|----------------------------------------------------------|------------------------|-----------------------|------| | Parameter | | Symbol | Min. | Max. | Unit | Note | | | CL=7 | | 1500 | 3000 | ps | | | Clock period | CL=8 | t <sub>CK</sub> (avg) | 1500 | 3000 | ps | 13 | | | CL=9 | | 1500 | 3000 | ps | | | DQ output access time from CLK/ CLK | | t <sub>AC</sub> | -350 | +350 | ps | 10 | | CLK high-level width | | t <sub>CH</sub> (avg) | 0.48 | 0.52 | t <sub>CK</sub> (avg) | 13 | | CLK low-level width | | t <sub>CL</sub> (avg) | 0.48 | 0.52 | t <sub>CK</sub> (avg) | 13 | | DQS output access time from | CLK/ CLK | t <sub>DQSCK</sub> | -300 | +300 | ps | 10 | | Clock to first rising edge of DC | S delay | t <sub>DQSS</sub> | -0.25 | +0.25 | t <sub>CK</sub> (avg) | | | Data-in and DM setup time (to | DQS) | t <sub>DS</sub><br>(base) | 200 | | ps | 4 | | Data-in and DM hold time (to I | DQS) | t <sub>DH</sub><br>(base) | 200 | | ps | 5 | | DQ and DM input pulse width (for each input) | | t <sub>DIPW</sub> | 0.35 | | t <sub>CK</sub> (avg) | | | Address and Control Input setup time | | t <sub>IS</sub> (base) | 125 | | ps | 4 | | Address and Control Input hold time | | t <sub>IH</sub> (base) | 200 | | ps | 5 | | Control and Address input puls | se width | $t_{IPW}$ | 0.6 | | t <sub>CK</sub> (avg) | | | DQS input high pulse width | | t <sub>DQSH</sub> | 0.44 | | t <sub>CK</sub> (avg) | | | DQS input low pulse width | | t <sub>DQSL</sub> | 0.44 | | t <sub>CK</sub> (avg) | | | DQS falling edge to CLK rising | setup time | t <sub>DSS</sub> | 0.2 | | t <sub>CK</sub> (avg) | | | DQS falling edge from CLK ris | ing hold time | t <sub>DSH</sub> | 0.2 | | t <sub>CK</sub> (avg) | | | Data strobe edge to output date | ta edge | t <sub>DQSQ</sub> | | 250 | ps | | | Data-out high-impedance wind CLK/ CLK | dow from | t <sub>HZ</sub> | | t <sub>AC</sub> (max.) | ps | 10 | | Data-out low-impedance windo | ow from | t <sub>LZ</sub> | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) | ps | 10 | | DQ low-impedance window from CLK/ CLK | | t <sub>LZ</sub> | 2 x t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) | ps | 10 | | Half clock period | | t <sub>HP</sub> | Min<br>(t <sub>CL</sub> (abs),t <sub>CH</sub> (a<br>bs)) | | ps | 6,13 | | DQ/DQS output hold time from | n DQS | t <sub>QH</sub> | t <sub>HP</sub> -t <sub>QHS</sub> | | ps | | | DQ hold skew factor | | t <sub>QHS</sub> | | 250 | ps | | Publication Date : Jul. 2022 Revision : 1.1 11/64 Elite Semiconductor Microelectronics Technology Inc. # **AC Timing Parameter & Specifications - Contiuned** | | | -1 | .5 | | New | |-----------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|------|-----------------------|-------| | Parameter | Symbol | Min. | Max. | Unit | Note | | Active to Precharge command | t <sub>RAS</sub> | 45 | 70K | ns | | | Active to Active command (same bank) | t <sub>RC</sub> | 58.125 | | ns | | | Auto Refresh row cycle time | t <sub>RFC</sub> | 130 | | ns | | | Active to Read, Write delay | t <sub>RCD</sub> | 15 | | ns | | | Precharge command period | t <sub>RP</sub> | 15 | | ns | | | Active bank A to Active bank B command | t <sub>RRD</sub> | 10 | | ns | | | Write recovery time | t <sub>WR</sub> | 15 | | ns | | | Write data in to Read command delay | t <sub>WTR</sub> | 7.5 | | ns | 19 | | Col. address to Col. address delay | t <sub>CCD</sub> | 2 | | t <sub>CK</sub> | | | Average periodic Refresh interval $ ( \ -40^{\circ} \mathbb{C} \ \leq T_{C} \leq \ +85^{\circ} \mathbb{C} \ ) $ | t <sub>REFI</sub> | | 7.8 | us | | | Average periodic Refresh interval $ (+85^{\circ}\text{C} \ < T_{\text{C}} \leq \ +95^{\circ}\text{C}) $ | t <sub>REFI</sub> | | 3.9 | us | | | Write preamble | t <sub>WPRE</sub> | 0.35 | | t <sub>CK</sub> (avg) | | | Write postamble | t <sub>WPST</sub> | 0.4 | 0.6 | t <sub>CK</sub> (avg) | | | DQS Read preamble | t <sub>RPRE</sub> | 0.9 | 1.1 | t <sub>CK</sub> (avg) | 11 | | DQS Read postamble | t <sub>RPST</sub> | 0.4 | 0.6 | t <sub>CK</sub> (avg) | 12 | | Load Mode Register / Extended Mode Register cycle time | t <sub>MRD</sub> | 5 | | t <sub>CK</sub> | | | Auto Precharge write recovery + Precharge time | t <sub>DAL</sub> | X | | t <sub>CK</sub> | 1, 20 | | Internal Read to Precharge command delay | t <sub>RTP</sub> | 7.5 | | ns | | | Exit Self Refresh to Read command | t <sub>XSRD</sub> | 200 | | t <sub>CK</sub> | | | Exit Self Refresh to non-Read command | t <sub>XSNR</sub> | t <sub>RFC</sub> + 10 | | ns | | | Exit Precharge Power-Down to any non-Read command | t <sub>XP</sub> | 5 | | t <sub>CK</sub> | | | Exit Active Power-Down to Read command | t <sub>XARD</sub> | 5 | | t <sub>CK</sub> | 3 | | Exit active power-down to Read command (slow exit / low power mode) | t <sub>XARDS</sub> | 10 - AL | | t <sub>CK</sub> | 2,3 | | CKE minimum pulse width (high and low pulse width) | t <sub>CKE</sub> | 5 | | t <sub>CK</sub> | | Publication Date : Jul. 2022 Revision : 1.1 12/64 # **AC Timing Parameter & Specifications - Contiuned** | Banamatan | 0 | -1 | .5 | l lm!s | Nata | |-------------------------------------------------------------------|--------------------|------------------------------------------------------------|------------------------------------------------------------|-----------------|--------------| | Parameter | Symbol | Min. | Max. | Unit | Note | | Minimum time clocks remains ON after CKE asynchronously drops low | t <sub>DELAY</sub> | t <sub>IS</sub> + t <sub>CK</sub><br>(avg)+t <sub>IH</sub> | | ns | | | Output impedance test driver delay | t <sub>OIT</sub> | 0 | 12 | ns | | | MRS command to ODT update delay | t <sub>MOD</sub> | 0 | 12 | ns | | | ODT turn-on delay | t <sub>AOND</sub> | 2 | 2 | t <sub>CK</sub> | | | ODT turn-on | t <sub>AON</sub> | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) +<br>2575 | ps | 14,16 | | ODT turn-on (Power-Down mode) | t <sub>AONPD</sub> | t <sub>AC</sub> (min.) +<br>2000 | 3 x t <sub>CK</sub><br>+t <sub>AC</sub> (max.) +<br>1000 | ps | | | ODT turn-off delay | t <sub>AOFD</sub> | 2.5 | 2.5 | t <sub>CK</sub> | 15,17,<br>18 | | ODT turn-off | t <sub>AOF</sub> | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) + 600 | ps | | | ODT turn-off (Power-Down mode) | t <sub>AOFPD</sub> | t <sub>AC</sub> (min.) + 2000 | 2.5 x t <sub>CK</sub><br>+t <sub>AC</sub> (max.) +<br>1000 | ps | | | ODT to Power-Down entry latency | t <sub>ANPD</sub> | 4 | | tcĸ | | | ODT Power-Down exit latency | t <sub>AXPD</sub> | 11 | | t <sub>CK</sub> | | Publication Date : Jul. 2022 Revision : 1.1 13/64 Operation Temperature Condition (Tc) -40° C~95° C # **AC Timing Parameter & Specifications - Contiuned** | B | | 0 | -1. | 8 | -2.5 | | 1114 | Note | |---------------------------------------|--------------|---------------------------|----------------------------------------------------------|------------------------|----------------------------------------------------------|------------------------|-----------------------|------| | Parameter | | Symbol | Min. | Max. | Min. | Max. | Unit | Note | | | CL=7 | | 1875 | 7500 | - | - | | | | | CL=6 | | Х | Χ | 2500 | 8000 | | | | Clock period | CL=5 | t <sub>CK</sub> (avg) | Х | Χ | 2500 | 8000 | ps | 13 | | | CL=4 | | Х | Χ | 3750 | 8000 | | | | | CL=3 | | Х | Χ | 5000 | 8000 | | | | DQ output access time fro | om | t <sub>AC</sub> | -350 | +350 | -400 | +400 | ps | 10 | | CLK high-level width | | t <sub>CH</sub> (avg) | 0.48 | 0.52 | 0.48 | 0.52 | t <sub>CK</sub> (avg) | 13 | | CLK low-level width | | t <sub>CL</sub> (avg) | 0.48 | 0.52 | 0.48 | 0.52 | t <sub>CK</sub> (avg) | 13 | | DQS output access time f | rom | t <sub>DQSCK</sub> | -300 | +300 | -350 | +350 | ps | 10 | | Clock to first rising edge of delay | of DQS | t <sub>DQSS</sub> | -0.25 | +0.25 | -0.25 | +0.25 | t <sub>CK</sub> (avg) | | | Data-in and DM setup tim | e (to DQS) | t <sub>DS</sub><br>(base) | 0 | | 50 | | ps | 4 | | Data-in and DM hold time | (to DQS) | t <sub>DH</sub><br>(base) | 75 | | 125 | | ps | 5 | | DQ and DM input pulse w each input) | idth (for | t <sub>DIPW</sub> | 0.35 | | 0.35 | | t <sub>CK</sub> (avg) | | | Address and Control Inputime | t setup | t <sub>IS</sub> (base) | 125 | | 175 | | ps | 4 | | Address and Control Inpu | t hold time | t <sub>IH</sub> (base) | 200 | | 250 | | ps | 5 | | Control and Address input width | t pulse | t <sub>IPW</sub> | 0.6 | | 0.6 | | t <sub>CK</sub> (avg) | | | DQS input high pulse wid | th | t <sub>DQSH</sub> | 0.35 | | 0.35 | | t <sub>CK</sub> (avg) | | | DQS input low pulse width | า | t <sub>DQSL</sub> | 0.35 | | 0.35 | | t <sub>CK</sub> (avg) | | | DQS falling edge to CLK setup time | rising | t <sub>DSS</sub> | 0.2 | | 0.2 | | t <sub>CK</sub> (avg) | | | DQS falling edge from CL hold time | K rising | t <sub>DSH</sub> | 0.2 | | 0.2 | | t <sub>CK</sub> (avg) | | | Data strobe edge to output | ıt data edge | t <sub>DQSQ</sub> | | 175 | | 200 | ps | | | Data-out high-impedance from CLK/ CLK | window | t <sub>HZ</sub> | | t <sub>AC</sub> (max.) | | t <sub>AC</sub> (max.) | ps | 10 | | Data-out low-impedance v | window | t <sub>LZ</sub> (DQS) | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) | ps | 10 | | DQ low-impedance windo | w from | t <sub>LZ</sub><br>(DQ) | 2 x t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) | 2 x t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) | ps | 10 | | Half clock period | | t <sub>HP</sub> | Min<br>(t <sub>CL</sub> (abs),t <sub>CH</sub> (a<br>bs)) | | Min<br>(t <sub>CL</sub> (abs),t <sub>CH</sub> (a<br>bs)) | | ps | 6,13 | Publication Date: Jul. 2022 Revision: 1.1 14/64 # Operation Temperature Condition (Tc) -40° C~95° C # **AC Timing Parameter & Specifications - Contiuned** | | | -1. | .8 | -2 | .5 | | | |---------------------------------------------------------------------------------------------------|--------------------|-----------------------------------|------|-----------------------------------|------|-----------------------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | Note | | DQ/DQS output hold time from DQS | t <sub>QH</sub> | t <sub>HP</sub> -t <sub>QHS</sub> | | t <sub>HP</sub> -t <sub>QHS</sub> | | ps | | | DQ hold skew factor | t <sub>QHS</sub> | | 250 | | 300 | ps | | | Active to Precharge command | t <sub>RAS</sub> | 45 | 70K | 45 | 70K | ns | | | Active to Active command (same bank) | t <sub>RC</sub> | 58.125 | | 57.5 | | ns | | | Auto Refresh row cycle time | t <sub>RFC</sub> | 105 | | 105 | | ns | | | Active to Read, Write delay | t <sub>RCD</sub> | 13.125 | | 12.5 | | ns | | | Precharge command period | t <sub>RP</sub> | 13.125 | | 12.5 | | ns | | | Active bank A to Active bank B command | t <sub>RRD</sub> | 10 | | 10 | | ns | | | Write recovery time | t <sub>WR</sub> | 15 | | 15 | | ns | | | Write data in to Read command delay | t <sub>WTR</sub> | 7.5 | | 7.5 | | ns | 19 | | Col. address to Col. address delay | t <sub>CCD</sub> | 2 | | 2 | | t <sub>CK</sub> | | | Average periodic Refresh interval ( $-40^{\circ}C \le T_C \le +85^{\circ}C$ ) | t <sub>REFI</sub> | | 7.8 | | 7.8 | us | | | Average periodic Refresh interval $(+85^{\circ}\text{C} < T_{\text{C}} \leq +95^{\circ}\text{C})$ | t <sub>REFI</sub> | | 3.9 | | 3.9 | us | | | Write preamble | t <sub>WPRE</sub> | 0.35 | | 0.35 | | t <sub>CK</sub> (avg) | | | Write postamble | t <sub>WPST</sub> | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> (avg) | | | DQS Read preamble | t <sub>RPRE</sub> | 0.9 | 1.1 | 0.9 | 1.1 | t <sub>CK</sub> (avg) | 11 | | DQS Read postamble | t <sub>RPST</sub> | 0.4 | 0.6 | 0.4 | 0.6 | t <sub>CK</sub> (avg) | 12 | | Load Mode Register / Extended Mode Register cycle time | t <sub>MRD</sub> | 2 | | 2 | | t <sub>CK</sub> | | | Auto Precharge write recovery + Precharge time | t <sub>DAL</sub> | WR+tn <sub>RP</sub> | | WR+tn <sub>RP</sub> | | t <sub>CK</sub> | 1 | | Internal Read to Precharge command delay | t <sub>RTP</sub> | 7.5 | | 7.5 | | ns | | | Exit Self Refresh to Read command | t <sub>XSRD</sub> | 200 | | 200 | | t <sub>CK</sub> | | | Exit Self Refresh to non-Read command | t <sub>XSNR</sub> | t <sub>RFC</sub> + 10 | | t <sub>RFC</sub> + 10 | | ns | | | Exit Precharge Power-Down to any non-Read command | t <sub>XP</sub> | 3 | | 2 | | t <sub>CK</sub> | | | Exit Active Power-Down to Read command | t <sub>XARD</sub> | 3 | | 2 | | t <sub>CK</sub> | 3 | | Exit active power-down to Read command (slow exit / low power mode) | t <sub>XARDS</sub> | 10 - AL | | 8 - AL | | t <sub>CK</sub> | 2,3 | | CKE minimum pulse width (high and low pulse width) | t <sub>CKE</sub> | 3 | | 3 | | t <sub>CK</sub> | | Publication Date : Jul. 2022 Revision : 1.1 15/64 #### **AC Timing Parameter & Specifications - Contiuned** | D | 0 | -1 | .8 | -2 | 2.5 | 11!4 | Mata | |-------------------------------------------------------------------|--------------------|------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|-----------------|--------------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | Note | | Minimum time clocks remains ON after CKE asynchronously drops low | t <sub>DELAY</sub> | t <sub>IS</sub> + t <sub>CK</sub><br>(avg)+t <sub>IH</sub> | | t <sub>IS</sub> + t <sub>CK</sub><br>(avg)+t <sub>IH</sub> | | ns | | | Output impedance test driver delay | t <sub>OIT</sub> | 0 | 12 | 0 | 12 | ns | | | MRS command to ODT update delay | t <sub>MOD</sub> | 0 | 12 | 0 | 12 | ns | | | ODT turn-on delay | t <sub>AOND</sub> | 2 | 2 | 2 | 2 | t <sub>CK</sub> | | | ODT turn-on | t <sub>AON</sub> | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) +<br>2575 | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) +<br>700 | ps | 14,16 | | ODT turn-on (Power-Down mode) | t <sub>AONPD</sub> | t <sub>AC</sub> (min.) +<br>2000 | 3 x t <sub>CK</sub><br>+t <sub>AC</sub> (max.) +<br>1000 | t <sub>AC</sub> (min.) +<br>2000 | 2 x t <sub>CK</sub><br>+t <sub>AC</sub> (max.) +<br>1000 | ps | | | ODT turn-off delay | t <sub>AOFD</sub> | 2.5 | 2.5 | 2.5 | 2.5 | t <sub>CK</sub> | 15,17,<br>18 | | ODT turn-off | t <sub>AOF</sub> | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) + 600 | t <sub>AC</sub> (min.) | t <sub>AC</sub> (max.) + 600 | ps | | | ODT turn-off (Power-Down mode) | t <sub>AOFPD</sub> | t <sub>AC</sub> (min.) + 2000 | 2.5 x t <sub>CK</sub><br>+t <sub>AC</sub> (max.) +<br>1000 | t <sub>AC</sub> (min.) + 2000 | 2.5 x t <sub>CK</sub><br>+t <sub>AC</sub> (max.) +<br>1000 | ps | | | ODT to Power-Down entry latency | t <sub>ANPD</sub> | 4 | | 3 | | t <sub>CK</sub> | | | ODT Power-Down exit latency | t <sub>AXPD</sub> | 11 | | 8 | | t <sub>CK</sub> | | #### Note: - t<sub>DAL</sub>[nCLK] = WR[nCLK] + tn<sub>RP</sub> [nCLK] = WR+RU{t<sub>RP</sub>[ps]/t<sub>CK</sub>(avg)[ps]}, where WR is the value programmed in the mode register set and RU status for round up. - 2. AL: Additive Latency. - 3. MRS A12 bit defines which Active Power-Down Exit timing to be applied. - 4. The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the VIH (AC) level for a rising signal and VIL (AC) for a falling signal applied to the device under test. - 5. The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the VIL (DC) level for a rising signal and VIH (DC) for a falling signal applied to the device under test. Input Waveform Timing 1 (tps, tpH) Input Waveform Timing 2 (t $_{\rm IS}$ , $t_{\rm IH}$ ) 6. t<sub>HP</sub> is the minimum of the absolute half period of the actual input clock. t<sub>HP</sub> is an input parameter but not an input specification parameter. It is used in conjunction with t<sub>QHS</sub> to derive the DRAM output timing t<sub>QH</sub>. The value to be used for t<sub>QH</sub> calculation is determined by the following equation; $t_{HP} = Min (t_{CH} (abs), t_{CL} (abs)), where:$ t<sub>CH</sub> (abs) is the minimum of the actual instantaneous clock HIGH time; t<sub>CL</sub> (abs) is the minimum of the actual instantaneous clock LOW time; 7. t<sub>QHS</sub> accounts for: Publication Date : Jul. 2022 Revision : 1.1 16/64 # M14D5121632A (2A) ## Operation Temperature Condition (Tc) -40° C~95° C - The pulse duration distortion of on-chip clock circuits, which represents how well the actual t<sub>HP</sub> at the input is transferred to the output; and - b. The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and p-channel to n-channel variation of the output drivers. - 8. $t_{QH} = t_{HP} t_{QHS}$ , where: - $t_{HP}$ is the minimum of the absolute half period of the actual input clock; and $t_{QHS}$ is the specification value under the max column. {The less half-pulse width distortion present, the larger the $t_{QH}$ value is; and the larger the valid data eye will be.} Examples: - a. If the system provides t<sub>HP</sub> of 825 ps into a DDR2-1066 SDRAM, the DRAM provides t<sub>OH</sub> of 575 ps minimum. - b. If the system provides t<sub>HP</sub> of 900 ps into a DDR2-1066 SDRAM, the DRAM provides t<sub>OH</sub> of 650 ps minimum. - 9. RU stands for round up. WR refers to the twR parameter stored in the MRS. - 10. When the device is operated with input clock jitter, this parameter needs to be de-rated by the actual t<sub>ERR</sub> (6-10per) of the input clock. (output de-ratings are relative to the SDRAM input clock.) - For example, if the measured jitter into a DDR2- 1066 SDRAM has $t_{ERR}$ (6-10per)(min.) = 202 ps and $t_{ERR}$ (6-10per)(max.) = + 223 ps, then $t_{DQSCK}$ (min.)(derated) = $t_{DQSCK}$ (min.) $t_{ERR}$ (6-10per)(max.) = -300 ps 223 ps = -523 ps and $t_{DQSCK}$ (max.) (derated) = $t_{DQSCK}$ (max.) $t_{ERR}$ (6-10per)(min.) = 300 ps + 202 ps = +502 ps. Similarly, $t_{LZ}$ (DQ) for DDR2-1066 de-rates to $t_{LZ}$ (DQ)(min.)(derated) = -700 ps 223 ps = -923 ps and $t_{LZ}$ (DQ)(max.)(derated) = 350 ps + 202 ps = +552 ps. - 11. When the device is operated with input clock jitter, this parameter needs to be de-rated by the actual t<sub>JIT</sub> (per) of the input clock. (output de-ratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-1066 SDRAM has t<sub>JIT</sub> (per)(min.) = -72 ps and t<sub>JIT</sub> (per)(max.) = +63 ps, - then $t_{RPRE}$ (min.)(derated) = $t_{RPRE}$ (min.) + $t_{JIT}$ (per)(min.) = 0.9 x $t_{CK}$ (avg) 72 ps = + 1615.5 ps and $t_{RPRE}$ (max.)(derated) = $t_{RPRE}$ (max.) + $t_{JIT}$ (per)(max.) = 1.1 x $t_{CK}$ (avg) + 63 ps = + 2125.5 ps. - 12. When the device is operated with input clock jitter, this parameter needs to be de-rated by the actual t<sub>JIT</sub> (duty) of the input clock. (output de-ratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2-1066 SDRAM has t<sub>JIT</sub> (duty)(min.) = -72 ps and t<sub>JIT</sub> (duty)(max.) = +63 ps, then t<sub>RPST</sub> (min.)(derated) = t<sub>RPST</sub> (min.) + t<sub>JIT</sub> (duty)(min.) = 0.4 x t<sub>CK</sub> (avg) 72 ps = +678 ps and t<sub>RPST</sub> (max.)(derated) = t<sub>RPST</sub> (max.) + t<sub>JIT</sub> (duty)(max.) = 0.6 x t<sub>CK</sub> (avg) + 63 ps = +1188 ps. - 13. Refer to the Clock Jitter table. - 14. ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from t<sub>AOND</sub>. - 15. ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from t<sub>AOFD</sub>. - 16. When the device is operated with input clock jitter, this parameter needs to be de-rated by the actual t<sub>ERR</sub> (6-10per) of the input clock. (output de-ratings are relative to the SDRAM input clock.) - 17. When the device is operated with input clock jitter, this parameter needs to be derated by { t<sub>JIT</sub> (duty)(max.) t<sub>ERR</sub> (6-10per)(min.) } of the actual input clock. (output deratings are relative to the SDRAM input clock.) - For example, if the measured jitter into a DDR2- 1066 SDRAM has $t_{ERR}$ (6-10per)(min.) = 202 ps, $t_{ERR}$ (6-10per)(max.) = + 223 ps, $t_{JIT}$ (duty)(min.) = 66 ps and $t_{JIT}$ (duty)(max.) = + 74 ps, then $t_{AOF}$ (min.)(derated) = $t_{AOF}$ (min.) + { $t_{JIT}$ (duty)(max.) $t_{ERR}$ (6-10per)(max.) } = 350 ps + { 74 ps 223 ps} = 647 ps and $t_{AOF}$ (max.)(derated) = $t_{AOF}$ (max.) + { $t_{JIT}$ (duty)(min.) $t_{ERR}$ (6-10per)(min.) } = 950 ps + { 66 ps + 202 ps } = + 1218 ps. - 18. For t<sub>AOFD</sub> of DDR2-800/1066, the 1/2 clock of t<sub>CK</sub> in the 2.5 x t<sub>CK</sub> assumes a t<sub>CH</sub> (avg), average input clock HIGH pulse width of 0.5 relative to t<sub>CK</sub> (avg). t<sub>AOF</sub> (min.) and t<sub>AOF</sub> (max.) should each be derated by the same amount as the actual amount of t<sub>CH</sub> (avg) offset present at the DRAM input with respect to 0.5. - For example, if an input clock has a worst case $t_{CH}$ (avg) of 0.48, the $t_{AOF}$ (min.) should be derated by subtracting 0.02 x $t_{CK}$ (avg) from it, whereas if an input clock has a worst case $t_{CH}$ (avg) of 0.52, the $t_{AOF}$ (max.) should be derated by adding 0.02 x $t_{CK}$ (avg) to it. Therefore, we have; - $t_{AOF}$ (min.)(derated) = $t_{AC}$ (min.) [0.5 Min(0.5, $t_{CH}$ (avg)(min.))] x $t_{CK}$ (avg) - $t_{AOF}$ (max.)(derated) = $t_{AC}$ (max.) + 0.6 + [Max(0.5, $t_{CH}$ (avg)(max.)) 0.5] x $t_{CK}$ (avg) or - $t_{AOF}$ (min.)(derated) = Min( $t_{AC}$ (min.), $t_{AC}$ (min.) [0.5 $t_{CH}$ (avg)(min.)] x $t_{CK}$ (avg)) - $t_{AOF}$ (max.)(derated) = 0.6 + Max( $t_{AC}$ (max.), $t_{AC}$ (max.) + [ $t_{CH}$ (avg)(max.) 0.5] x $t_{CK}$ (avg)), where: - t<sub>CH</sub> (avg)(min.) and t<sub>CH</sub> (avg)(max.) are the minimum and maximum of t<sub>CH</sub> (avg) actually measured at the DRAM input balls. - 19. $t_{WTR}$ is at lease two clocks (2 x $t_{CK}$ or 2 x nCK) independent of operation frequency. - 20. If t<sub>CK</sub> < 1.875ns, the device can not support Write with Auto Precharge function. Publication Date: Jul. 2022 Revision: 1.1 17/64 #### **ODT DC Electrical Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------------------------------------------|-----------|------|------|------|------| | Rtt effective impedance value for 75 $\Omega$ setting EMRS(1) [A6, A2] = 0, 1 | Rtt1(eff) | 60 | 75 | 90 | Ω | | Rtt effective impedance value for $150\Omega$ setting EMRS(1) [A6, A2) = 1, 0 | Rtt2(eff) | 120 | 150 | 180 | Ω | | Rtt effective impedance value for $50\Omega$ setting EMRS(1) [A6, A2] = 1, 1 | Rtt3(eff) | 40 | 50 | 60 | Ω | | Deviation of VM with respect to V <sub>DDQ</sub> /2 | △VM | -6 | - | +6 | % | #### Note: Measurement Definition for Rtt(eff): Rtt(eff) is determined by separately applying VIH(AC) and VIL(AC) to test pin, and then measuring current I(VIH(AC)) and I(VIL(AC)) respectively. $$Rtt(eff) = \frac{VIH(AC) - VIL(AC)}{I(VIH(AC)) - I(VIL(AC))}$$ Measurement Definition for $\triangle VM$ : Measure voltage (VM) at test pin with no load. $$\Delta VM = \left(\frac{2 \times VM}{VDDQ} - 1\right) \times 100\%$$ #### **OCD Default Characteristics** | Parameter | Min. | Тур. | Max. | Unit | Note | |--------------------------------|------|------|------|------|-------| | Output impedance | 12.6 | 18 | 23.4 | Ω | 1 | | Pull-up and pull-down mismatch | 0 | - | 4 | Ω | 1,2,3 | | Output slew rate | 1.5 | - | 5 | V/ns | 1,4,5 | #### Note: - 1. Absolute specifications: the operation range of Voltage and Temperature. - 2. Impedance measurement condition for output source DC current: VDDQ = 1.7V; VOUT = 1,420mV; (VOUT VDDQ)/IOH must be less than 23.4Ω for values of VOUT between VDDQ and VDDQ 280mV. Impedance measurement condition for output sink DC current: VDDQ = 1.7V; VOUT = 280mV; VOUT/IOL must be less than 23.4Ω for values of VOUT between 0V and 280mV. - Mismatch is absolute value between pull-up and pull-down; both are measured at same temperature and voltage. - 4. Slew rate measured from VIL (AC) to VIH (AC). - 5. The absolute value of the slew rate as measured from DC to DC is equal to or greater than the slew rate as measured from AC to AC. Publication Date : Jul. 2022 Revision : 1.1 18/64 Elite Semiconductor Microelectronics Technology Inc. #### Clock Jitter [ DDR2- 1333, 1066, 800 ] | Donomotor | Cumahad | -1 | .5 | -1 | .8 | -2 | -2.5 | | Nete | |--------------------------------------------------------------|--------------------------------|------|------|------|------|------|------|--------------------------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Note | | Average clock period | t <sub>CK</sub> (avg) | 1500 | 3000 | 1875 | 7500 | 2500 | 8000 | ps | 1 | | Clock period jitter | t <sub>JIT</sub> (per) | -50 | 50 | -90 | 90 | -100 | 100 | ps | 5 | | Clock period jitter during DLL locking period | t <sub>JIT</sub> (per,lck) | -40 | 40 | -80 | 80 | -80 | 80 | ps | 5 | | Cycle to cycle period jitter | t <sub>JIT</sub> (cc) | -130 | 130 | -180 | 180 | -200 | 200 | ps | 6 | | Cycle to cycle clock period jitter During DLL locking period | t <sub>JIT</sub> (cc, lck) | -120 | 120 | -160 | 160 | -160 | 160 | ps | 6 | | Cumulative error across 2 cycles | t <sub>ERR</sub> (2per) | -100 | 100 | -132 | 132 | -150 | 150 | ps | 7 | | Cumulative error across 3 cycles | t <sub>ERR</sub> (3per) | -100 | 100 | -157 | 157 | -175 | 175 | ps | 7 | | Cumulative error across 4 cycles | t <sub>ERR</sub> (4per) | -100 | 100 | -175 | 175 | -200 | 200 | ps | 7 | | Cumulative error across 5 cycles | t <sub>ERR</sub> (5per) | -100 | 100 | -188 | 188 | -200 | 200 | ps | 7 | | Cumulative error across n=6,7,8,9,10 cycles | t <sub>ERR</sub><br>(6-10per) | -150 | 150 | -250 | 250 | -300 | 300 | ps | 7 | | Cumulative error across n=11,12,49,50 cycles | t <sub>ERR</sub><br>(11-50per) | -150 | 150 | -425 | 425 | -450 | 450 | ps | 7 | | Average high pulse width | t <sub>CH</sub> (avg) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | t <sub>CK</sub><br>(avg) | 2 | | Average low pulse width | t <sub>CL</sub> (avg) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | t <sub>CK</sub><br>(avg) | 3 | | Duty cycle jitter | t <sub>JIT</sub> (duty) | -45 | 45 | -75 | 75 | -100 | 100 | ps | 4 | #### Note: 1. t<sub>CK</sub> (avg) is calculated as the average clock period across any consecutive 200 cycle window. $$t_{CK} \text{ (avg)} = \left\{ \sum_{j=1}^{N} t_{CKj} \right\} / N$$ $$N = 200$$ 2. t<sub>CH</sub> (avg) is defined as the average HIGH pulse width, as calculated across any consecutive 200 HIGH pulses. $$t_{CH} \text{ (avg)} = \left\{ \sum_{j=1}^{N} t_{CHj} \right\} / (N \times t_{CK} \text{ (avg)})$$ $$N = 200$$ 3. t<sub>CL</sub> (avg) is defined as the average LOW pulse width, as calculated across any consecutive 200 LOW pulses. $$\mathbf{t_{CL}} \left( \mathbf{avg} \right) = \bigg\{ \sum_{j=1}^{N} \mathbf{t_{CL}}_{j} \bigg\} \bigg/ \big( \ \mathbf{N} \times \mathbf{t_{CK}} \left( \mathbf{avg} \right) \, \big)$$ N = 200 4. $t_{JIT}$ (duty) is defined as the cumulative set of $t_{CH}$ jitter and $t_{CL}$ jitter is the largest deviation of any single $t_{CH}$ from $t_{CH}$ (avg). $t_{CL}$ jitter is the largest deviation of any single $t_{CL}$ from $t_{CL}$ (avg). t<sub>JIT</sub> (duty) is not subject to production test. $t_{JIT}$ (duty) = Min./Max. of { $t_{JIT}$ (CH), $t_{JIT}$ (CL)}, where: $t_{JIT}$ (CH) = { $t_{CH} j - t_{CH}$ (avg) where j = 1 to 200} $t_{JIT}$ (CL) = { $t_{CL}j$ - $t_{CL}$ (avg) where j =1 to 200} Publication Date : Jul. 2022 Revision : 1.1 19/64 # M14D5121632A (2A) #### Operation Temperature Condition (Tc) -40° C~95° C - 5. t<sub>JIT</sub> (per) is defined as the largest deviation of any single t<sub>CK</sub> from t<sub>CK</sub> (avg). - $t_{JIT}$ (per) = Min./Max. of { $t_{CK}$ j $t_{CK}$ (avg) where j =1 to 200} - t<sub>JIT</sub> (per) defines the single period jitter when the DLL is already locked. - t<sub>JIT</sub> (per, lck) uses the same definition for single period jitter, during the DLL locking period only. - t<sub>JIT</sub> (per) and t<sub>JIT</sub> (per, lck) are not subject to production testing. - 6. $t_{JIT}$ (cc) is defined as the difference in clock period between two consecutive clock cycles: $t_{JIT}$ (cc) = Max. of $|t_{CK}i + 1 t_{CK}i|$ - t<sub>JIT</sub> (cc) defines the cycle to cycle jitter when the DLL is already locked. - t<sub>JIT</sub> (cc, lck) uses the same definition for cycle to cycle jitter, during the DLL locking period only. - t<sub>JIT</sub> (cc) and t<sub>JIT</sub> (cc, lck) are not subject to production testing. - t<sub>ERR</sub> (nper) is defined as the cumulative error across multiple consecutive cycles from t<sub>CK</sub> (avg). t<sub>ERR</sub> (nper) is not subject to production testing. $$t_{ERR}$$ (nper) = $\left\{\sum_{j=1}^{N} t_{CKj}\right\} - n \times t_{CK}$ (avg) ## $2 \le n \le 50$ for $t_{ERR}$ (nper) 8. These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. (Min. and max. of SPEC values are to be used for calculations in the table below.) | Parameter | Symbol | Min. | Max. | Unit | |---------------------------------|-----------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|------| | Absolute clock period | t <sub>CK</sub> (abs) | t <sub>CK</sub> (avg)(min.) + t <sub>JIT</sub> (per)(min.) | t <sub>CK</sub> (avg)(max.) + t <sub>JIT</sub> (per)(max.) | ps | | Absolute clock high pulse width | t <sub>CH</sub> (abs) | $t_{CH}$ (avg)(min.) x $t_{CK}$ (avg)(min.) + $t_{JIT}$ (duty)(min.) | $t_{CH}$ (avg)(max.) x $t_{CK}$ (avg)(max.) + $t_{JIT}$ (duty)(max.) | ps | | Absolute clock low pulse width | t <sub>CL</sub> (abs) | $t_{CL}$ (avg)(min.) x $t_{CK}$ (avg)(min.) + $t_{JIT}$ (duty)(min.) | $t_{CL}$ (avg)(max.) x $t_{CK}$ (avg)(max.) + $t_{JIT}$ (duty)(max.) | ps | Example: For DDR2-1066, $t_{CH}$ (abs)(min.) = (0.48 x 1875ps) - 75 ps = 825 ps #### Input Slew Rate De-rating For all input signals the total $t_{IS}$ , $t_{DS}$ (setup time) and $t_{IH}$ , $t_{DH}$ (hold time) required is calculated by adding the data sheet $t_{IS}$ (base), $t_{DS}$ (base) and $t_{IH}$ (base), $t_{DH}$ (base) value to the $\Delta$ $t_{IS}$ , $\Delta$ $t_{DS}$ and $\Delta$ $t_{IH}$ , $\Delta$ $t_{DH}$ de-rating value respectively. Example: $t_{DS}$ (total setup time) = $t_{DS}$ (base) + $\Delta$ $t_{DS}$ . Setup $(t_{IS}, t_{DS})$ nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{REF}$ (DC) and the first crossing of $V_{IH}$ (AC)(min.). Setup $(t_{IS}, t_{DS})$ nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{REF}$ (DC) and the first crossing of $V_{IL}$ (AC)(max.). If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{REF}$ (DC) to AC region', use nominal slew rate for de-rating value (See the figure of Slew Rate Definition Nominal). If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{REF}$ (DC) to AC region', the slew rate of a tangent line to the actual signal from the AC level to DC level is used for de-rating value (see the figure of Slew Rate Definition Tangent). Hold $(t_{IH}, t_{DH})$ nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{IL}$ (DC)(max.) and the first crossing of $V_{REF}$ (DC). Hold $(t_{IH}, t_{DH})$ nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{IH}$ (DC)(min.) and the first crossing of $V_{REF}$ (DC). If the actual signal is always later than the nominal slew rate line between shaded 'DC level to $V_{REF}$ (DC) region', use nominal slew rate for de-rating value (See the figure of Slew Rate Definition Nominal). If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'DC to $V_{REF}$ (DC) region', the slew rate of a tangent line to the actual signal from the DC level to $V_{REF}$ (DC) level is used for de-rating value (see the figure of Slew Rate Definition Tangent). Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached $V_{IH} / V_{IL}$ (AC) at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach $V_{IH} / V_{IL}$ (AC). For slew rates in between the values listed in the tables below, the de-rating values may be obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization. Publication Date : Jul. 2022 Revision : 1.1 20/64 # De-rating Value of tos/ton with Differential DQS(DDR2-800, 1066, 1333) | | | DQS, | DQS | diffe | rential | slew ra | ite | | | | | | | | | | | | | | |--------|-----|-----------------|-------------------|--------------------|--------------------|--------------------|-----------------|-------------------|--------------------|-------------------|-----------------|--------------------|-----------------|--------------------|-------------------|---------------------------|-------------------|--------------------|-----------------|-------| | | | 4.0 \ | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | 8.0 | V/ns | Linit | | | | $\Delta t_{DS}$ | $\Delta \ t_{DH}$ | $\Delta \; t_{DS}$ | $\Delta \; t_{DH}$ | $\Delta \; t_{DS}$ | $\Delta t_{DH}$ | $\Delta \ t_{DS}$ | $\Delta \; t_{DH}$ | $\Delta \ t_{DS}$ | $\Delta t_{DH}$ | $\Delta \; t_{DS}$ | $\Delta t_{DH}$ | $\Delta \; t_{DS}$ | $\Delta \ t_{DH}$ | $\Delta \; t_{\text{DS}}$ | $\Delta \ t_{DH}$ | $\Delta \; t_{DS}$ | $\Delta t_{DH}$ | Unit | | | 2.0 | +100 | +45 | +100 | +45 | +100 | +45 | - | : - | - | <u>-</u> | - | - | - | : - | - | : - | - | - | ps | | (V/ns) | 1.5 | +67 | +21 | +67 | +21 | +67 | +21 | +79 | +33 | - | - | 1 | - | - | - | - | - | - | - | ps | | $\geq$ | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | +12 | +12 | +24 | +24 | 1 | - | - | - | - | - | - | - | ps | | rate ( | 0.9 | - | ı | -5 | -14 | -5 | -14 | +7 | -2 | +19 | +10 | +31 | +22 | - | <u> </u> | - | <u> </u> | - | - | ps | | | 8.0 | - | • | - | : - | -13 | -31 | -1 | -19 | +11 | -7 | +23 | +5 | +35 | +17 | - | <u> </u> | - | <u> </u> | ps | | slew | 0.7 | - | - | - | : - | - | - | -10 | -42 | +2 | -30 | +14 | -18 | +26 | -6 | +38 | +6 | - | <u> </u> | ps | | | 0.6 | - | - | - | : - | - | - | - | <u>:</u> - | -10 | -59 | +2 | -47 | +14 | -35 | +26 | -23 | +38 | -11 | ps | | g | 0.5 | - | - | - | : - | - | - | - | - | - | - | -24 | -89 | -12 | -77 | 0 | -65 | +12 | -53 | ps | | | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -52 | -140 | -40 | -128 | -28 | -116 | ps | ## De-rating Value of tis/tiH (DDR2-800, 1066, 1333) | | | CLK, CLK | differential slew | rate | | | | | |-------------------|------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------| | | | 2.0 V/ns | | 1.5 V/ns | | 1.0 V/ns | | I Imia | | | | Δ t <sub>IS</sub> | ∆ t <sub>IH</sub> | Δ t <sub>IS</sub> | ∆ t <sub>IH</sub> | Δ t <sub>IS</sub> | ∆ t <sub>IH</sub> | Unit | | | 4.0 | +150 | +94 | +180 | +124 | +210 | +154 | ps | | | 3.5 | +143 | +89 | +173 | +119 | +203 | +149 | ps | | <u> </u> | 3.0 | +133 | +83 | +163 | +113 | +193 | +143 | ps | | (su//) | 2.5 | +120 | +75 | +150 | +105 | +180 | +135 | ps | | 2 | 2.0 | +100 | +45 | +130 | +75 | +160 | +105 | ps | | slew rate | 1.5 | +67 | +21 | +97 | +51 | +127 | +81 | ps | | ≥ | 1.0 | 0 | 0 | +30 | +30 | +60 | +60 | ps | | Se. | 0.9 | -5 | -14 | +25 | +16 | +55 | +46 | ps | | | 0.8 | -13 | -31 | +17 | -1 | +47 | +29 | ps | | <u>ë</u> | 0.7 | -22 | -54 | +8 | -24 | +38 | +6 | ps | | Command / Address | 0.6 | -34 | -83 | -4 | -53 | +26 | -23 | ps | | 1 | 0.5 | -60 | -125 | -30 | -95 | 0 | -65 | ps | | bug | 0.4 | -100 | -188 | -70 | -158 | -40 | -128 | ps | | Ĕ | 0.3 | -168 | -292 | -138 | -262 | -108 | -232 | ps | | E E | 0.25 | -200 | -375 | -170 | -345 | -140 | -315 | ps | | Ŏ | 0.2 | -325 | -500 | -295 | -470 | -265 | -440 | ps | | | 0.15 | -517 | -708 | -487 | -678 | -457 | -648 | ps | | | 0.1 | -1000 | -1125 | -970 | -1095 | -940 | -1065 | ps | Publication Date : Jul. 2022 Revision : 1.1 21/64 #### **Slew Rate Definition Nominal** Setup slew rate \_ VREF (DC) = VIL(AC)(max.) Hold slew rate = $\frac{V_{REF}(DC) - V_{IL}(DC)(max.)}{V_{IL}(DC)}$ Setup slew rate $= \frac{V_{IH}(AC)(min.) - V_{REF}(DC)}{AC}$ Hold slew rate = $\frac{V_{IH}(DC)(min.) - V_{REF}(DC)}{DC}$ Falling signal Rising signal ## **Slew Rate Definition Tangent** Setup slew rate Falling signal $= \frac{\text{tangent line [V_{REF}(DC) - V_{IL}(AC)(max.)]}}{\Delta TFS}$ Hold slew rate Rising signal $= \frac{\text{tangent line [V_{REF}(DC) - V_{IL}(DC)(max.)]}}{\Delta TRH}$ #### **Command Truth Table** | | COMMAN | D | Note 7<br>CKE(n-1) | Note 7<br>CKE(n) | CS | RAS | CAS | WE | DM | BA0,1 | A10/AP | A12~A11,<br>A9~A0 | Note | |---------------------|-----------------|----------------|--------------------|------------------|----|-------|----------|----------|----|-------|--------------------|-------------------|------------| | (Extended) I | Mode Regis | ster Set | Н | Н | L | L | L | L | Х | | OP CODE | | | | | Auto Refi | resh | Н | Н | | | , | Н | Х | | | | | | Refresh | | Entry | 1 П | L | L | L | L | П | ^ | X | | | 10,12 | | Reliesh | Self<br>Refresh | Exit | L | Н | L | Н | Н | Н | Х | | Х | | 6,9,<br>12 | | | | | | | Н | Х | Х | Х | | | Т | | 12 | | Bank Active | | | Н | Н | L | L | Н | Н | Х | V | Row A | ddress | | | Read | Auto Pred | charge Disable | H | Н | L | Н | L | Н | X | V | L | Column | 1,3 | | Reau | Auto Pred | charge Enable | П | П | _ | Г | <u>L</u> | П | ^ | V | H Addres<br>(A9~A0 | | | | Write | Auto Pred | charge Disable | Н | Н | | Н | L | | LX | V | L | Column<br>Address | 1,3,17 | | vviile | Auto Pred | charge Enable | " | 11 | L | 11 | L | _ | | v | H (A9~A0) | 1,3,17 | | | Precharge | Bank Sel | ection | Н | Н | L | L | Н | L | Х | V | L X | | | | Frecharge | All Banks | All Banks | | П | ١ | ١ | | <u> </u> | ^ | Х | Н | ^ | | | | | Entry | Н | L | Н | Χ | Х | Х | X | | | | | | Active Powe | r-Down | Litty | | | L | Н | Н | Н | ^ | X | | | 12,15 | | 7 totave i owe | J DOWN | Exit | L | Н | Н | Χ | Χ | Х | х | | X | | 4,8, | | | | LAIC | _ | ., | L | н н н | | Н | ^ | | | | 12,15 | | | Entry | | | L | Н | Χ | Χ | Х | x | | | | 4,11, | | Precharge Power-Dow | | | Н | _ | L | Н | Н | Н | ^ | X | | 12,15 | | | 1 recitatige i | OWCI DOWI | Exit | L | Н | Н | Χ | Χ | Х | X | ^ | | | 4,8, | | EXIL | | | _ | | L | Н | Н | Н | ^ | | | 12,15 | | | DM | | | Н | Н | | ) | < | | V | Х | | 16 | | | Device Dese | elect | | Н | X | Ι | Χ | Χ | Х | Х | | Х | | | | No Operatio | n | | Н | Х | L | Η | Н | Н | Х | | Х | | | (OP code = Operand Code, V = Valid, X = Don't Care, H = Logic High, L = Logic Low) #### Note: - BA during a MRS/EMRS command selects which mode register is programmed. 1. - 2. MRS/EMRS can be issued only at all bank Precharge state. - 3. Burst Reads or Writes at BL = 4 cannot be terminated or interrupted. - 4. The Power-Down mode does not perform any Refresh operations. The duration of Power-Down is limited by the Refresh requirements. Need one clock delay to entry and exit mode. - 5. The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 6. Self Refresh Exit is asynchronous. - 7. CKE (n) is the logic state of CKE at clock edge n; CKE (n-1) was the state of CKE at the previous clock edge. - 8. All states not shown are illegal or reserved unless explicitly described elsewhere in this document. - 9. On Self Refresh, Exit Deselect or NOP commands must be issued on every clock edge occurring during the t<sub>XSNR</sub> period. Read commands may be issued only after txsRD is satisfied. - 10. Self Refresh mode can only be entered from all banks Idle state. - Power-Down and Self Refresh can not be entered while Read or Write operations, MRS/EMRS operations or Precharge operations are in progress. - 12. Minimum CKE HIGH / LOW time is t<sub>CKE</sub> (min). - The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. 13. - CKE must be maintained HIGH while the device is in OCD calibration mode. - ODT must be driven HIGH or LOW in Power-Down if the ODT function is enabled. 15. - Used to mask write data, provided coincident with the corresponding data. 16. - If t<sub>CK</sub> < 1.875ns, the device can not support Write with Auto Precharge function. Publication Date: Jul. 2022 Revision: 1.1 24/64 #### Power On and Initialization DDR2 SDRAM must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. #### **Power-Up and Initialization Sequence** The following sequence is required for Power-Up and Initialization. - Apply power and attempt to maintain CKE below 0.2 x V<sub>DDQ</sub> and ODT (\*1) at a low state (all other inputs may be undefined). - V<sub>DD</sub>(\*2), V<sub>DDL</sub>(\*2) and V<sub>DDQ</sub> are driven from a single power converter output, AND - V<sub>TT</sub> is limited to 0.95V max, AND - $V_{REF}$ tracks $V_{DDQ}$ /2. or - Apply $V_{DD}(^*2)$ before or at the same time as $V_{DDL}$ . - Apply V<sub>DDL</sub>(\*2) before or at the same time as V<sub>DDQ</sub>. - Apply $V_{DDQ}$ before or at the same time as $V_{TT}$ and $V_{REF}$ . at least one of these two sets of conditions must be met. - 2. Start clock and maintain stable condition. - For the minimum of 200us after stable power and clock (CLK, CLK), then apply NOP or Deselect and take CKE High. 3. - Waiting minimum of 400ns then issue Precharge commands for all banks of the device. NOP or Deselect applied during 4. 400ns period. - 5. Issue EMRS(2) command. (To issue EMRS(2) command, provide "LOW" to BA0, "HIGH" to BA1.) - Issue EMRS(3) command. (To issue EMRS(3) command, provide "HIGH" to BA0 and BA1.) - Issue EMRS(1) to enable DLL. (To issue "DLL Enable" command, provide "LOW" to A0, "HIGH" to BA0 and "LOW" to 7. **BA1.)** - Issue a Mode Register Set command for "DLL reset" (\*3). (To issue DLL reset command, provide "HIGH" to A8 and "LOW" to BA0-1) - Issue Precharge commands for all banks of the device. - 10. Issue 2 or more Auto Refresh commands. - 11. Issue a Mode Register Set command with LOW to A8 to initialize device operation. (To program operation parameters without resetting the DLL.) - 12. At least 200 clocks after step 8, execute OCD calibration (Off Chip Driver impedance adjustment). If OCD calibration is not used, EMRS(1) OCD default command (A9=A8= A7=1) followed by EMRS(1) OCD calibration mode exit command (A9=A8=A7=0) must be issued with other operating parameters of EMRS(1). - 13. The DDR2 SDRAM is now ready for normal operation. #### Note: - \*1) To guarantee ODT off, VREF must be valid and a low level must be applied to the ODT pin. - \*2) If DC voltage level of VDDL or VDD is intentionally changed during normal operation, (for example, for the purpose of VDD corner test, or power saving) "DLL Reset" must be executed. - \*3) Every "DLL enable" command resets DLL. Therefore sequence 8 can be skipped during power up. Instead of it, the additional 200 cycles of clock input is required to lock the DLL after enabling DLL. #### Initialization Sequence after Power-UP Publication Date: Jul. 2022 Revision: 1.1 Elite Semiconductor Microelectronics Technology Inc. 25/64 #### **Mode Register Definition** #### Mode Register Set [MRS] The mode register stores the data for controlling the various operating modes of DDR2 SDRAM. It programs $\overline{\text{CAS}}$ latency, burst length, burst type, test mode, DLL reset, WR and various vendor specific options to make the device useful for variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after Power-Up for proper operation. The mode register is written by asserting LOW on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , BA0 and BA1 (The device should be in all bank Precharge with CKE already high prior to writing into the mode register). The state of address pins A0~A12 in the same cycle as $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , BA0 and BA1 going LOW are written in the mode register. The $t_{MRD}$ time is required to complete the write operation to the mode register. The mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length is defined by A0 ~ A2. Burst address sequence type is defined by A3, CAS latency (read latency from column address) is defined by A4 ~ A6. The DDR2 doesn't support half clock latency mode. A7 is used for test mode. A8 is used for DLL reset. A7 must be set to low for normal MRS operation. Write recovery time WR is defined by A9 ~ A11. Refer to the table for specific codes. #### Note: - 1. WR(min.) (write recovery for Auto Precharge) is determined by t<sub>CK</sub> (max.) and WR(max.) is determined by t<sub>CK</sub> (min.) WR in clock cycles is calculated by dividing t<sub>WR</sub> (in ns) by t<sub>CK</sub> (in ns) and rounding up a non-integer value to the next integer ( WR[cycles] = t<sub>WR</sub> (ns)/ t<sub>CK</sub> (ns)). The mode register must be programmed to this value. This is also used with the total determine to: - 2. If t<sub>CK</sub> < 1.875ns, the device can not support Write with Auto Precharge function. WR must be set A11~A9 to 000. Publication Date : Jul. 2022 Revision : 1.1 26/64 #### **Burst Address Ordering for Burst Length** | Burst<br>Length | Starting Column Address (A2, A1,A0) | Sequential Mode | Interleave Mode | |-----------------|-------------------------------------|------------------------|------------------------| | | 000 | 0, 1, 2, 3 | 0, 1, 2, 3 | | 4 | 001 | 1, 2, 3, 0 | 1, 0, 3, 2 | | 4 | 010 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | 011 | 3, 0, 1, 2 | 3, 2, 1, 0 | | | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 001 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 010 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | 8 | 011 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | 0 | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 101 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 110 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | 111 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | #### **Mode Register Set** #### \*1 : MRS can be issued only at all banks precharge state. #### **DLL Enable / Disable** The DLL must be enabled for normal operation. DLL enable is required during power-up initialization, and upon returning to normal operation after having the DLL disabled for the purpose of debug or evaluation (upon exiting Self Refresh Mode, the DLL is enabled automatically). Any time the DLL is enabled, 200 clock cycles must occur before a READ command can be issued. ## **Output Drive Strength** The normal drive strength for all outputs is specified to be SSTL\_18. The device also supports a weak drive strength option, intended for lighter load and/or point-to-point environments. <sup>\*2 :</sup> Minimum t<sub>RP</sub> is required to issue MRS command. #### **Extended Mode Register Set-1 [EMRS(1)]** The EMRS(1) stores the data for enabling or disabling DLL, output driver strength, additive latency, ODT, disable $\overline{DQS}$ , OCD program. The default value of the EMRS(1) is not defined, therefore EMRS(1) must be written after power up for proper operation. The EMRS(1) is written by asserting LOW on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , BA1 and HIGH on BA0 (The device should be in all bank Precharge with CKE already high prior to writing into EMRS(1)). The state of address pins A0~A12 in the same cycle as $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and BA1 going LOW and BA0 going HIGH are written in the EMRS(1). The $t_{MRD}$ time is required to complete the write operation to the EMRS(1). The EMRS(1) contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. A1 is used for reducing output driver strength. The additive latency is defined by A3~A5. A7~A9 are used for OCD control. A10 is used for $\overline{DQS}$ disable. ODT setting is defined by A2 and A6. In single ended mode, the DQS signals are internally disabled and don't care. #### Note: - 1. A11 is reserved for future use and must be set to 0. - 2. When adjustable mode of driver impedance is issued, the previously set value of AL must be applied. - 3. After setting to default state of driver impedance, OCD calibration mode needs to be exited by setting A9~A7 to 000. - 4. Output disabled DQs, DQSs, DQSs, DQSs. This feature is used in conjunction with DIMM IDD measurements when IDDQ is not desired to be included. Publication Date: Jul. 2022 Revision: 1.1 28/64 #### Extended Mode Register Set-2 [EMRS(2)] The EMRS(2) stores the data for enabling or disabling high temperature self refresh rate. The default value of the EMRS(2) is not defined, therefore EMRS(2) must be written after power up for proper operation. The EMRS(2) is written by asserting LOW on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , BA0 and HIGH on BA1 (The device should be in all bank Precharge with CKE already high prior to writing into EMRS(2)). The state of address pins A0~A12 in the same cycle as $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and BA0 going LOW and BA1 going HIGH are written in the EMRS(2). The t<sub>MRD</sub> time is required to complete the write operation to the EMRS(2). The EMRS(2) contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the idle state. A7 is used for high temperature self refresh rate enable or disable. #### \*Note: - 1. A0~A2, A4~A6 and A8~A12 are reserved for future use and must be set to 0. - 2. User may enable or disable the DCC (Duty Cycle Corrector) by programming A3 bit accordingly. - 3. If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified address range will be lost if self refresh is entered. Data integrity will be maintained if t<sub>REF</sub> conditions are met and no Self Refresh command is issued. If the PASR feature is not supported, EMRS(2)[A0-A2] must be set to 000 when programming EMRS(2). Publication Date : Jul. 2022 Revision : 1.1 29/64 ## Extended Mode Register Set-3 [EMRS(3)] Note: EMRS(3) is reserved for future. All bits except BA0 and BA1 are reserved for future use and must be set to 0 when setting to mode register during initialization. #### Off-Chip Driver (OCD) Impedance Adjustment DDR2 SDRAM supports driver calibration feature. Every calibration mode command should be followed by "OCD calibration mode exit" before any other command being issued. MRS should be set before entering OCD impedance adjustment and ODT (On Die Termination) should be carefully controlled depending on system environment. #### **OCD Flow Chart** Publication Date: Jul. 2022 Revision: 1.1 31/64 #### **EMRS(1) for OCD Impedance Adjustment** OCD impedance adjustment can be done using the following EMRS(1) mode. In drive mode, all outputs are driven out by DDR2 SDRAM. In Drive-1mode, all DQ, DQS signals are driven HIGH and all $\overline{DQS}$ signals are driven LOW. In Drive-0 mode, all DQ, DQS signals are driven LOW and all DQS signals are driven HIGH. In adjustable mode, BL = 4 of operation code data must be used. In case of OCD default state, output driver characteristics have a nominal impedance value of 18 $\Omega$ during nominal temperature and voltage conditions. Output driver characteristics for OCD default state are specified in OCD default characteristics table. OCD applies only to normal full strength output drive setting defined by EMRS(1) and if weak strength is set or adjustable mode is used, OCD default output driver characteristics are not applicable. After OCD calibration is completed or driver strength is set to default, subsequent EMRS(1) commands not intended to adjust OCD characteristics must specify A9-A7 as '000' in order to maintain the default or calibrated value. ## **Driver Impedance Adjustment Mode** | A9 | A8 | Α7 | Operation | | | | |----|----|----|-----------------------------------|--|--|--| | 0 | 0 | 0 | OCD calibration mode exit | | | | | 0 | 0 | 1 | Device-1: DQ,DQS High and DQS Low | | | | | 0 | 1 | 0 | Device-0: DQ,DQS Low and DQS High | | | | | 1 | 0 | 0 | Adjustable mode | | | | | 1 | 1 | 1 | OCD default state | | | | #### **Adjust OCD Impedance** To adjust output driver impedance, controllers must issue EMRS(1) command for adjustable mode along with a 4bit burst code to DDR2 SDRAM as in the following table. For this operation, Burst Length has to be set to BL = 4 via MRS command before activating OCD and controllers must drive this burst code to all DQs at the same time. DT0 in the following table means all DQ bits at bit time 0, DT1 at bit time 1, and so forth. The driver output impedance is adjusted for all DQs simultaneously and after OCD calibration, all DQs of a given device will be adjusted to the same driver strength setting. The maximum step count for adjustment is 16 and when the limit is reached, further increment or decrement code has no effect. The default setting may be any step within the 16 step range. When Adjustable mode command is issued, AL from previously set value must be applied. #### **OCD Adjustment Table** | DT0 | DT1 | DT2 | DT3 | Pull-up driver strength | Pull-down driver strength | |-----|-----|-----|-----|-------------------------|---------------------------| | 0 | 0 | 0 | 0 | NOP | NOP | | 0 | 0 | 0 | 1 | Increase by 1 step | NOP | | 0 | 0 | 1 | 0 | Decrease by 1 step | NOP | | 0 | 1 | 0 | 0 | NOP | Increase by 1 step | | 1 | 0 | 0 | 0 | NOP | Decrease by 1 step | | 0 | 1 | 0 | 1 | Increase by 1 step | Increase by 1 step | | 0 | 1 | 1 | 0 | Decrease by 1 step | Increase by 1 step | | 1 | 0 | 0 | 1 | Increase by 1 step | Decrease by 1 step | | 1 | 0 | 1 | 0 | Decrease by 1 step | Decrease by 1 step | | | Oth | ers | | Reserve | Reserve | Publication Date: Jul. 2022 Revision: 1.1 32/64 #### **OCD Adjustable Mode** **Note:** For proper operation of adjustable mode, WL = RL - 1 = AL + CL - 1 clocks and t<sub>DS</sub> / t<sub>DH</sub> should be met as the above timing diagram. For input data pattern for adjustment, DT0 - DT3 is a fixed order and "not affected by MRS addressing mode (ie. sequential or interleave). #### **OCD Driver Mode** **Note:** Drive mode, both Drive-1 and Drive-0, is used for controllers to measure DDR2 SDRAM driver impedance. In this mode, all outputs are driven out $t_{OIT}$ after "enter drive mode" command and all output drivers are turned-off $t_{OIT}$ after "OCD calibration mode exit" command as the above timing diagram. #### **ODT (On Die Termination)** On Die Termination (ODT) is a feature that allows a DDR2 SDRAM to turn on/off termination resistance for each DQ, all DQS/DQS, and all DM signals via the ODT control pin. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DRAM controller to independently turn on/off termination resistance for any or all devices. The ODT function is supported for Active and Standby modes. ODT is turned off and not supported in Self Refresh mode. #### **Timing for ODT Update Delay** ## **ODT Timing for Active and Standby Mode** Publication Date : Jul. 2022 Revision: 1.1 34/64 # **ODT Timing for Power-Down Mode** Publication Date : Jul. 2022 Revision : 1.1 35/64 ## **ODT Timing Mode Switch at Entering Power-Down Mode** ## **ODT Timing Mode Switch at Exiting Power-Down Mode** Revision: 1.1 37/64 ## **Precharge** The Precharge command is used to precharge or close a bank that has activated. The command is issued when CS, RAS and $\overline{\text{WE}}$ are LOW and $\overline{\text{CAS}}$ is HIGH at the rising edge of the clock. The Precharge command can be used to precharge each bank respectively or all banks simultaneously. The bank select addresses (BA0, BA1) and A10 are used to define which bank is precharged when the command is initiated. For write cycle, $t_{WR}(min.)$ must be satisfied until the Precharge command can be issued. After $t_{RP}$ from the precharge, a Bank Active command to the same bank can be initiated. | A10/AP | BA1 | BA0 | Precharge | | | | | | |--------|-----|-----|-------------|--|--|--|--|--| | 0 | 0 | 0 | Bank A Only | | | | | | | 0 | 1 | 0 | Bank B Only | | | | | | | 0 | 0 | 1 | Bank C Only | | | | | | | 0 | 1 | 1 | Bank D Only | | | | | | | 1 | Х | Х | All Banks | | | | | | Bank Selection for Precharge by Address bits #### **NOP & Device Deselect** The device should be deselected by deactivating the $\overline{CS}$ signal. In this mode, DDR2 SDRAM would ignore all the control inputs. The DDR2 SDRAM are put in NOP mode when $\overline{CS}$ is active and by deactivating $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ . For both Deselect and NOP, the device should finish the current operation when this command is issued. #### **Bank Active** The Bank Active command is issued by holding $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ HIGH with $\overline{\text{CS}}$ and $\overline{\text{RAS}}$ LOW at the rising edge of the clock (CLK). The DDR2 SDRAM has four independent banks, so two Bank Select addresses (BA0, BA1) are required. The Bank Active command to the first Read or Write command must meet or exceed the minimum of $\overline{\text{RAS}}$ to $\overline{\text{CAS}}$ delay time ( $t_{\text{RCD}}(\text{min.})$ ). Once a bank has been activated, it must be precharged before another Bank Active command can be applied to the same bank. The minimum time interval between interleaved Bank Active command (Bank A to Bank B and vice versa) is the Bank to Bank delay time ( $t_{\text{RRD}}$ min). #### **Bank Active Command Cycle** Publication Date : Jul. 2022 Revision: 1.1 38/64 #### Read Bank This command is used after the Bank Active command to initiate the burst read of data. The Read command is initiated by activating $\overline{CS}$ , $\overline{CAS}$ , and deasserting $\overline{WE}$ at the same clock sampling (rising) edge as described in the command truth table. The length of the burst and the $\overline{CAS}$ latency time will be determined by the values programmed during the MRS command. #### Write Bank This command is used after the Bank Active command to initiate the burst write of data. The Write command is initiated by activating $\overline{CS}$ , $\overline{CAS}$ , and $\overline{WE}$ at the same clock sampling (rising) edge as describe in the command truth table. The length of the burst will be determined by the values programmed during the MRS command. ### Posted CAS Posted $\overline{\text{CAS}}$ operation is supported to make command and data bus efficient for sustainable bandwidths in DDR2 SDRAM. In this operation, the DDR2 SDRAM allows a Read or Write command to be issued immediately after the Bank Active command (or any time during the $t_{RRD}$ period). The command is held for the time of the Additive Latency (AL) before it is issued inside the device. The Read Latency (RL) is controlled by the sum of AL and the $\overline{\text{CAS}}$ latency (CL). Therefore if a user chooses to issue a R/W command before the $t_{RCD}(\text{min})$ , then AL (greater than 0) must be written into the EMRS(1). The Write Latency (WL) is always defined as RL - 1 (read latency -1) where read latency is defined as the sum of additive latency plus $\overline{\text{CAS}}$ latency (RL=AL+CL). Read or Write operations using AL allow seamless bursts. ## Read followed by a Write to the Same Bank Publication Date : Jul. 2022 Revision: 1.1 39/64 ## **Essential Functionality for DDR2 SDRAM** ## **Burst Read Operation** The Burst Read command is initiated by having $\overline{\text{CS}}$ and $\overline{\text{CAS}}$ LOW while holding $\overline{\text{RAS}}$ and $\overline{\text{WE}}$ HIGH at the rising edge of the clock. The address inputs determine the starting column address for the burst. The delay from the start of the command to when the data from the first cell appears on the outputs is equal to the value of the read latency (RL). The DQS is driven LOW 1 clock cycle before valid data (DQ) is driven onto the data bus. The first bit of the burst is synchronized with the rising edge of DQS. Each subsequent data-out appears on the DQ pin in phase with the DQS signal in a source synchronous manner. The RL is equal to an additive latency (AL) plus $\overline{\text{CAS}}$ latency (CL). The CL is defined by the MRS and the AL is defined by the EMRS(1). ### **Read (Data Output) Timing** #### **Burst Read** Publication Date: Jul. 2022 Revision: 1.1 Elite Semiconductor Microelectronics Technology Inc. 40/64 ## **Burst Read followed by Burst Write** **Note:** The minimum time from the Burst Read command to the Burst Write command is defined by a read to write-turn around-time( $t_{RTW}$ ), which is 4 clocks in case of BL = 4 operation, 6 clocks in case of BL = 8 operation. #### **Seamless Burst Read** **Note:** The seamless burst read operation is supported by enabling a Read command at every other clock for BL = 4 operation, and every 4 clock for BL = 8 operation. This operation is allowed regardless of same or different banks as long as the banks are activated. ## **Burst Write Operation** The Burst Write command is issued by having $\overline{CS}$ , $\overline{CAS}$ and $\overline{WE}$ LOW while holding $\overline{RAS}$ HIGH at the rising edge of the clock (CLK). The address inputs determine the starting column address. Write latency (WL) is defined by a read latency (RL) minus one and is equal to (AL + CL -1); and is the number of clocks of delay that are required from the time the write command is registered to the clock edge associated to the first DQS strobe. A data strobe signal (DQS) should be driven low (preamble) one clock prior to the WL. The first data bit of the burst cycle must be applied to the DQ pins at the first rising edge of the DQS following the preamble. The $t_{DQSS}$ specification must be satisfied for each positive DQS transition to its associated clock edge during write cycles. The subsequent burst bit data are issued on successive edges of the DQS until the burst length is completed, which is 4 or 8 bit burst. When the burst has finished, any additional data supplied to the DQ pins will be ignored. The DQ signal is ignored after the burst write operation is complete. The time from the completion of the burst write to bank precharge is the write recovery time ( $t_{WR}$ ). ## Write (Data Input) Timing #### **Burst Write** Publication Date : Jul. 2022 Revision: 1.1 42/64 ## **Burst Write followed by Burst Read** Note: The minimum number of clock from the Burst Write command to the Burst Read command is [CL - 1 + BL/2 + t<sub>WTR</sub>]. This t<sub>WTR</sub> is not a write recovery time (WR) but the time required to transfer the 4 bit write data from the input buffer into sense amplifiers in the array. ## **Seamless Burst Write** **Note:** The seamless burst write operation is supported by enabling a Write command at every other clock for BL = 4 operation, and every 4 clock for BL = 8 operation. This operation is allowed regardless of same or different banks as long as the banks are activated. ## Read Interrupted by a Read Burst Read can only be interrupted by another read with 4 bit burst boundary. Any other case of read interrupt is not allowed. #### Note: - 1. Read burst interrupt function is only allowed on burst of 8. Burst interrupt of 4 is prohibited. - 2. Read burst of 8 can only be interrupted by another Read command. Read burst interruption by Write command or Precharge command is prohibited. - 3. Read burst interrupt must occur exactly two clocks after previous Read command. Any other Read burst interrupt timings are prohibited. - 4. Read burst interruption is allowed to any bank inside DRAM. - 5. Read burst with Auto Precharge enabled is not allowed to interrupt. - 6. Read burst interruption is allowed by another Read with Auto Precharge command. - 7. All command timings are referenced to burst length set in the mode register. They are not referenced to actual burst. For example, Minimum Read to Precharge timing is AL + BL/2 where BL is the burst length set in the MRS and not the actual burst (which is shorter because of interrupt). Publication Date : Jul. 2022 Revision : 1.1 44/64 ### Write Interrupted by a Write Burst Wirte can only be interrupted by another Write with 4 bit burst boundary. Any other case of Write interrupt is not allowed. #### Note: - 1. Write burst interrupt function is only allowed on burst of 8. Burst interrupt of 4 is prohibited. - 2. Write burst of 8 can only be interrupted by another Write command. Write burst interruption by Read command or Precharge command is prohibited. - 3. Write burst interrupt must occur exactly two clocks after previous Write command. Any other Write burst interrupt timings are prohibited. - 4. Write burst interruption is allowed to any bank inside DRAM. - 5. Write burst with Auto Precharge enabled is not allowed to interrupt. - 6. Write burst interruption is allowed by another Write with Auto Precharge command. - 7. All command timings are referenced to burst length set in the MRS. They are not referenced to actual burst. For example, minimum Write to Precharge timing is WL+BL/2+ twR where twR starts with the rising clock after the un-interrupted burst end and not from the end of actual burst end. Publication Date: Jul. 2022 Revision: 1.1 45/64 ## **Burst Read Followed by Precharge** Minimum Read to Precharge command spacing to the same bank = AL + BL/2 + max(t<sub>RTP</sub>, 2) - 2 clocks. For the earliest possible Precharge, the Precharge command may be issued on the rising edge which is "Additive latency (AL) + BL/2 clocks" after a Read command. A new Bank Active command may be issued to the same bank after the Precharge time (t<sub>RP</sub>). A Precharge command cannot be issued until t<sub>RAS</sub> is satisfied. The minimum Read to Precharge spacing has also to satisfy a minimum analog time from the rising clock edge that initiates the last 4-bit prefetch of a Read to Precharge command. This time is called t<sub>RTP</sub> (Read to Precharge). For BL = 4, this is the time from the actual read (AL after the Read command) to Precharge command. For BL = 8, this is the time from AL + 2 clocks after the Read to the Precharge command. Elite Semiconductor Microelectronics Technology Inc. 46/64 ## **Burst Write Followed by Precharge** Minimum Write to Precharge command spacing to the same bank = WL + BL/2 clocks + t<sub>WR</sub>. For write cycles, a delay must be satisfied from the completion of the last burst write cycle until the Precharge command can be issued. This delay is known as a write recovery time ( $t_{WR}$ ) referenced from the completion of the Burst Write to the Precharge command. No Precharge command should be issued prior to the $t_{WR}$ delay. ## Write data mask by DM One write data mask (DM) pin for each 8 data bits (DQ) will be supported on DDR2 SDRAM, Consistent with the implementation on DDR2 SDRAM. It has identical timings on write operations as the data bits, and though used in a uni-directional manner, is internally loaded identically to data bits to insure matched system timing. DM is not used during read cycles. ### **Data Mask Timing** Publication Date : Jul. 2022 Revision: 1.1 48/64 ## **Read with Auto Precharge** If A10 is HIGH when a Read command is issued, the Read with Auto Precharge function is engaged. The device starts an Auto Precharge operation on the rising edge which is (AL + BL/2) cycles later than the Read with AP command if t<sub>RAS</sub> (min) and t<sub>RTP</sub>(min) are satisfied. If t<sub>RAS</sub>(min) is not satisfied at the edge, the start point of Auto Precharge operation will be delayed until t<sub>RAS</sub>(min) is satisfied. If tRTP (min) is not satisfied at the edge, the start point of Auto Precharge operation will be delayed until tRTP (min) is satisfied. In case the internal precharge is pushed out by t<sub>RTP</sub>, t<sub>RP</sub> starts at the point where the internal precharge happens (not at the next rising clock edge after this event). So for BL = 4, the minimum time from Read\_AP to the next Bank Active command becomes AL + $(t_{RTP} + t_{RP})^*$ . For BL = 8, the time from Read\_AP to the next Bank Active command is AL + 2 + $(t_{RTP} + t_{RP})^*$ . (Note: "\*" means "rouded up to the next integer"). A new Bank Active command may be issued to the same bank if the following two conditions are satisfied simultaneously. - (1) The Precharge time (t<sub>RP</sub>) has been satisfied from the clock at which the Auto Precharge begins. - (2) The RAS cycle time (t<sub>RC</sub>) from the previous bank activation has been satisfied. Elite Semiconductor Microelectronics Technology Inc. 49/64 ## Write with Auto Precharge If A10 is HIGH when a Write command is issued, the Write with Auto Precharge function is engaged (If $t_{CK} < 1.875$ ns, the device can not support Write with Auto Precharge function). The device automatically begins precharge operation after the completion of the burst write plus write recovery time ( $t_{WR}$ ). The Bank Active command undergoing Auto Precharge from the completion of the write burst may be reactivated if the following two conditions are satisfied. - (1) The data-in to bank activate delay time ( $t_{WR} + t_{RP}$ ) has been satisfied. - (2) The RAS cycle time (t<sub>RC</sub>) from the previous bank activation has been satisfied. #### **Auto Refresh & Self Refresh** #### **Auto Refresh** An Auto Refresh command is issued by having $\overline{CS}$ , $\overline{RAS}$ and $\overline{CAS}$ held LOW with CKE and $\overline{WE}$ HIGH at the rising edge of the clock(CLK). All banks must be precharged and idle for $t_{RP}(min)$ before the Auto Refresh command is applied. An address counter, internal to the device, supplies the bank address during the refresh cycle. No control of the external address bus is required once this cycle has started. When the refresh cycle has completed, all banks will be in the idle state. A delay between the Auto Refresh command and the next Bank Active command or subsequent Auto Refresh command must be greater than or equal to the $t_{RFC}(min)$ . To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight Refresh commands can be posted, meaning that the maximum absolute interval between any Refresh command and the next Refresh command is 9 x $t_{REFI}$ . Publication Date : Jul. 2022 Revision : 1.1 51/64 #### Self Refresh A Self Refresh command is defined by having $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and CKE held LOW with $\overline{WE}$ HIGH at the rising edge of the clock (CLK). ODT must be turned off before issuing Self Refresh command, by either driving ODT pin low or using EMRS(1) command. Once the command is registered, CKE must be held LOW to keep the device in Self Refresh mode. The DLL is automatically disabled upon entering Self Refresh and is automatically enabled upon exiting Self Refresh. When the device has entered Self Refresh mode, all of the external signals except CKE, are "don't care". For proper Self Refresh operation all power supply pins ( $V_{DD}$ , $V_{DDQ}$ , $V_{DDL}$ and $V_{REF}$ ) must be at valid levels. The device initiates a minimum of one refresh command internally within $t_{CKE}$ period once it enters Self Refresh mode. The clock is internally disabled during Self Refresh operation to save power. Self Refresh mode must be remained $t_{CKE}$ (min). The user may change the external clock frequency or halt the external clock one clock after Self Refresh entry is registered, however, the clock must be restarted and stable before the device can exit Self Refresh operation. The procedure for exiting Self Refresh requires a sequence of commands. First, the clock must be stable prior to CKE going back HIGH. Once Self Refresh Exit is registered, a delay of $t_{XSRD}$ (min) must be satisfied before a valid command can be issued to the device to allow for any internal refresh in progress. CKE must remain HIGH for the entire Self Refresh exit period $t_{XSRD}$ for proper operation except for Self Refresh re-entry. Upon exit from Self Refresh, the device can be put back into Self Refresh mode after waiting $t_{XSNR}$ (min) and issuing one Refresh command. NOP or deselect commands must be registered on each positive clock edge during the Self Refresh exit interval $t_{XSNR}$ . ODT should be turned off during $t_{XSRD}$ . The use of Self Refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is raised for exit from Self Refresh mode. Upon exit from Self Refresh, the device requires a minimum of one extra auto refresh command before it is put back into Self Refresh mode. ## Note: - 1. Device must be in the "All banks idle" state prior to entering Self Refresh mode. - 2. ODT must be turned off t<sub>AOFD</sub> before entering Self Refresh mode, and can be turned on again when t<sub>XSRD</sub> timing is satisfied. - 3. $t_{XSRD}$ is applied for a Read or a Read with Auto Precharge command. - 4. t<sub>XSNR</sub> is applied for any command except a Read or a Read with Auto Precharge command. Publication Date : Jul. 2022 Revision : 1.1 52/64 #### **Power-Down** txp, txard, or txards, after CKE goes HIGH. Power-Down is synchronously entered when CKE is registered LOW (no accesses can be in progress). CKE is not allowed to go LOW while MRS or EMRS command time, or read or write operation is in progress. CKE is allowed to go LOW while any of other operations such as Bank Active, Precharge or Auto Precharge, or Auto Refresh is in progress. The DLL should be in a locked state when Power-Down is entered. Otherwise DLL should be reset after exiting Power-Down mode for proper read operation. If Power-Down occurs when all banks are idle, this mode is referred to as Precharge Power-Down; if Power-Down occurs when there is a Bank Active command in any bank, this mode is referred to as Active Power-Down. Entering Power-Down deactivates the input and output buffers, excluding CLK, CLK, ODT and CKE. Also the DLL is disabled upon entering Precharge Power-Down or slow exit Active Power-Down, but the DLL is kept enabled during fast exit Active Power-Down. In Power-Down mode, CKE LOW and a stable clock signal must be maintained at the inputs of the device, and ODT should be in a valid state but all other input signals are "Don't Care". CKE LOW must be maintained until t<sub>CKE</sub> has been satisfied. Power-Down duration is limited by 9 times The Power-Down state is synchronously exited when CKE is registered HIGH (along with a NOP or DESELECT command). CKE HIGH must be maintained until t<sub>CKE</sub> has been satisfied. A valid, executable command can be applied with Power-Down exit latency, ## Read to Power-Down Entry Revision: 1.1 53/64 ## Read with Auto Precharge to Power-Down Entry ## Write to Power-Down Entry Revision: 1.1 54/64 ## Write with Auto Precharge to Power-Down Entry Note: If $t_{CK}$ < 1.875ns, the device can not support Write with Auto Precharge function. ## Auto Refresh/ Bank Active/ Precharge to Power-Down Entry ## MRS/EMRS to Power-Down Entry Publication Date : Jul. 2022 Revision: 1.1 55/64 ### **Asynchronous CKE Low event** DDR2 SDRAM requires CKE to be maintained "HIGH" for all valid operations as defined in this data sheet. If CKE asynchronously drops "LOW" during any valid operation, the device is not guaranteed to preserve the contents of array. If this event occurs, memory controller must satisfy tobelay before turning off the clocks. Stable clocks must exist at the input of device before CKE is raised "HIGH" again. The device must be fully re-initialized (steps 4 ~ 13) as described in initialization sequence. The device is ready for normal operation after the initialization sequence. ### **Clock Frequency change in Precharge Power-Down mode** DDR2 SDRAM input clock frequency can be changed under following condition: The device is in Precharge Power-Down mode. ODT must be turned off and CKE must be at logic LOW level. A minimum of 2 clocks must be waited after CKE goes LOW before clock frequency may change. The device input clock frequency is allowed to change only between $t_{CK}$ (min) and $t_{CK}$ (max). During input clock frequency change, ODT and CKE must be held at stable LOW levels. Once input clock frequency is changed, stable new clocks must be provided before Precharge Power-Down may be exited and DLL must be RESET via MRS after Precharge Power-Down exit. Depending on new clock frequency an additional MRS command may need to be issued to appropriately set the WR, CL etc.. During DLL re-lock period, ODT must remain off. After the DLL lock time, the device is ready to operate with new clock frequency. Publication Date : Jul. 2022 Revision : 1.1 56/64 Elite Semiconductor Microelectronics Technology Inc. # Operation Temperature Condition (Tc) -40° C~95° C ## Functional Truth Table \*7 | Current State | CS | RAS | CAS | WE | Address | Command | Action | |---------------|-----------|-----|-----|-------------|------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | | Н | Х | Х | Х | Х | DESEL | NOP or Power-Down | | | L | Н | Н | Н | Х | NOP | NOP or Power-Down | | | L | Н | L | Х | BA, CA, A10 | READ / READA /<br>WRITE/WRITEA | ILLEGAL (*1) | | IDLE | L | L | Н | Н | BA, RA | Active | Bank Active, Latch RA | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | Precharge / Precharge All | | | L | L | L | Н | X | Refresh | Refresh (*2) | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | Mode Register setting / Extended<br>Mode Register setting (*2) | | | Η | Х | Х | Х | X | DESEL | NOP | | | L | Н | Н | Н | X | NOP | NOP | | | ٦ | Н | L | Н | BA, CA, A10 | READ / READA | Begin Read, Latch CA,<br>Determine Auto Precharge | | BANK ACTIVE | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | Begin Write, Latch CA,<br>Determine Auto Precharge | | | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | | L | L | Н | L | BA, A10 /A10 | PRE / PREA | Precharge / Precharge All | | | L | L | L | Н | X | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Х | Х | Х | X | DESEL | NOP (Continue Burst to END) | | | L | Н | Н | Н | X | NOP | NOP (Continue Burst to END) | | | L | Н | L | Н | BA, CA, A10 | READ / READA | Terminate Burst, Latch CA,<br>Begin New Read,<br>Determine Auto Precharge (*1, 4) | | READ | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | ILLEGAL (*1) | | | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL (*1) / ILLEGAL | | | L | L | L | Н | X | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Х | Х | Х | X | DESEL | NOP (Continue Burst to end) | | | L | Н | Н | Н | X | NOP | NOP (Continue Burst to end) | | | L | Н | L | Н | BA, CA, A10 | READ / READA | ILLEGAL (*1) | | WRITE | WRITE L H | L | L | BA, CA, A10 | WRITE / WRITEA | Terminate Burst, Latch CA,<br>Begin new Write,<br>Determine Auto-Precharge (*1, 4) | | | | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL (*1) / ILLEGAL | | | L | L | L | Н | X | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | Publication Date: Jul. 2022 Revision: 1.1 57/64 # M14D5121632A (2A) # Operation Temperature Condition (Tc) -40° C~95° C | Current State | CS | RAS | CAS | WE | Address | Command | Action | |-------------------|----|-----|-----|---------|------------------|--------------------------------|-------------------------------------------| | | Н | Х | Х | Х | X | DESEL | NOP (Continue Burst to end) | | | L | Н | Н | Н | Х | NOP | NOP (Continue Burst to end) | | | L | Н | L | Н | BA, CA, A10 | READ / READA | ILLEGAL (*1) | | READ with | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | ILLEGAL (*1) | | AUTO<br>PRECHARGE | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL (*1) / ILLEGAL | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Х | Х | Х | Х | DESEL | NOP (Continue Burst to END) | | | L | Н | Н | Н | Х | NOP | NOP (Continue Burst to END) | | | L | Н | L | Н | BA, CA, A10 | READ / READA | ILLEGAL (*1) | | WRITE with | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | ILLEGAL (*1) | | AUTO<br>PRECHARGE | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | L | L | Н | L | BA, A10 | PRE / PREA | ILLEGAL (*1) / ILLEGAL | | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Х | Х | Χ | Х | DESEL | NOP (Idle after t <sub>RP</sub> ) | | | L | Н | Н | Н | Х | NOP | NOP (Idle after t <sub>RP</sub> ) | | PRE-CHARGIN | L | Н | L | Х | BA, CA, A10 | READ / READA /<br>WRITE/WRITEA | ILLEGAL (*1) | | G | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | NOP (Idle after t <sub>RP</sub> ) | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Х | Х | Χ | Х | DESEL | NOP (Bank Active after t <sub>RCD</sub> ) | | | L | Н | Н | Н | Х | NOP | NOP (Bank Active after t <sub>RCD</sub> ) | | ROW | L | Н | L | Х | BA, CA, A10 | READ / READA /<br>WRITE/WRITEA | ILLEGAL (*1, 5) | | ACTIVATING | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | Publication Date : Jul. 2022 Revision : 1.1 58/64 Elite Semiconductor Microelectronics Technology Inc. # M14D5121632A (2A) ## Operation Temperature Condition (Tc) -40° C~95° C | Current State | CS | RAS | CAS | WE | Address | Command | Action | |---------------------|----|-----|-----|----|------------------|--------------------------------|------------------------------------------| | | Н | Х | Х | Х | Х | DESEL | NOP (Bank Active after twR) | | | L | Н | Н | Н | Х | NOP | NOP (Bank Active after t <sub>WR</sub> ) | | | L | Н | L | Н | BA, CA, A10 | READ / READA | ILLEGAL (*1, 6) | | WRITE | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | WRITE / WRITEA | | RECOVERING | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL (*1) / ILLEGAL | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Χ | Х | Χ | Х | DESEL | NOP (Bank Active after twR) | | | L | Н | Н | Н | Х | NOP | NOP (Bank Active after twR) | | WRITE<br>RECOVERING | L | Н | L | Х | BA, CA, A10 | READ / READA /<br>WRITE/WRITEA | ILLEGAL (*1) | | with | L | L | Н | Н | BA, RA | Active | ILLEGAL (*1) | | AUTO<br>PRECHARGE | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL (*1) / ILLEGAL | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Х | Х | Х | Х | DESEL | NOP (Idle after t <sub>RFC</sub> ) | | | L | Н | Н | Н | Х | NOP | NOP (Idle after t <sub>RFC</sub> ) | | | L | Н | L | Х | BA, CA, A10 | READ / READA /<br>WRITE/WRITEA | ILLEGAL | | REFRESH | L | L | Н | Н | BA, RA | Active | ILLEGAL | | | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | | | Н | Х | Х | Х | Х | DESEL | NOP (Idle after t <sub>MRD</sub> ) | | | L | Н | Н | Н | Х | NOP | NOP (Idle after t <sub>MRD</sub> ) | | (Extended)<br>MODE | L | Н | L | Х | BA, CA, A10 | READ / READA /<br>WRITE/WRITEA | ILLEGAL | | REGISTER | L | L | Н | Н | BA, RA | Active | ILLEGAL | | SETTING | L | L | Н | L | BA, A10 / A10 | PRE / PREA | ILLEGAL | | | L | L | L | Н | Х | Refresh | ILLEGAL | | | L | L | L | L | Op-Code Mode-Add | MRS / EMRS | ILLEGAL | H = High Level, L = Low level, X = Don't Care BA = Bank Address, RA = Row Address, CA = Column Address, NOP = No Operation ILLEGAL = Device operation and / or data integrity are not guaranteed. ## Note: - 1. This command may be issued for other banks, depending on the state of the banks. - 2. All banks must be in "IDLE". - 3. All AC timing specs must be met. - 4. Only allowed at the boundary of 4 bits burst. Burst interruption at other timings is illegal. - 5. Available in case $t_{\text{RCD}}$ is satisfied by AL setting. - 6. Available in case twrR is satisfied. - 7. If $t_{\text{CK}}$ < 1.875ns, the device can not support Write with Auto Precharge function. Publication Date : Jul. 2022 Revision : 1.1 59/64 ## **Simplified States Diagram** CKEL = CKE LOW CKEH = CKE HIGH ACT = Activate WR(A) = Write (with Auto Precharge) RD(A) = Read (with Auto Precharge) PR(A) = Precharge (All) (E)MRS = (Extended) Mode Register Set SRF = Enter Self Refresh REF = Auto Refresh ## PACKING DIMENSIONS ## 84-BALL DDRII SDRAM (8x12.5x1.2 mm) | Symbol | Dim | ension in | mm | Dime | ension in | inch | |-----------------------|-------|-----------|-------|-------|-----------|-------| | | Min | Min Norm | | Min | Norm | Max | | Α | | | 1.20 | | | 0.047 | | <b>A</b> <sub>1</sub> | 0.25 | 0.30 | 0.40 | 0.010 | 0.012 | 0.016 | | Фь | 0.37 | 0.45 | 0.50 | 0.015 | 0.018 | 0.020 | | D | 7.90 | 8.00 | 8.10 | 0.311 | 0.315 | 0.319 | | Е | 12.40 | 12.50 | 12.60 | 0.488 | 0.492 | 0.496 | | $D_1$ | | 6.40 BSC | ; | ( | 0.252 BSC | | | E <sub>1</sub> | , | 11.20 BS0 | ; | ( | 0.441 BSC | | | е | | 0.80 BSC | , | | 0.031 BSC | ) | **Controlling dimension: Millimeter.** ## PACKING DIMENSIONS ## 84-BALL DDRII SDRAM (8x12.5x1.0 mm) | Symbol | Dim | ension in | mm | Dime | ension in | inch | |-----------------------|-------|-----------|-------|-------|-----------|-------| | | Min | Min Norm | | Min | Norm | Max | | Α | | | 1.00 | | | 0.039 | | <b>A</b> <sub>1</sub> | 0.25 | 0.30 | 0.40 | 0.010 | 0.012 | 0.016 | | Фь | 0.37 | 0.45 | 0.50 | 0.015 | 0.018 | 0.020 | | D | 7.90 | 8.00 | 8.10 | 0.311 | 0.315 | 0.319 | | Е | 12.40 | 12.50 | 12.60 | 0.488 | 0.492 | 0.496 | | $D_1$ | | 6.40 BSC | ; | | 0.252 BSC | | | E <sub>1</sub> | • | 11.20 BS0 | ) | | 0.441 BSC | | | е | | 0.80 BSC | , | | 0.031 BSC | ) | **Controlling dimension: Millimeter.** Operation Temperature Condition (Tc) -40° C~95° C # **Revision History** | Revision | Date | Description | |----------|------------|---------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | 2016.06.30 | Original | | 1.0 | 2016.10.05 | Delete "Preliminary" Update Input / Output Capacitance Modify DDR2-1333 (9-10-10) to DDR2-1333 (7-10-10) for speed grade -1.5 | | 1.1 | 2022.07.05 | Modify tCK < 1.875ns note of Mode Register Set [MRS] Modify Tstg Temperature | Publication Date: Jul. 2022 Revision: 1.1 63/64 ## Important Notice All rights reserved. No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT. The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice. The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others. Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs. ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications. Publication Date: Jul. 2022 Revision: 1.1 64/64